# Intel® Workstation Board S5520SC ## Technical Product Specification Intel order number: E39530-005 **Revision 1.1** March 2009 **Enterprise Platforms and Services Division** ## **Revision History** | Date | Revision<br>Number | Modifications | |----------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------| | February 2008 | 0.1 | Preliminary draft | | April 2008 | 0.5 | Content update | | April 2008 | 0.55 | Content update | | September 2008 | 0.6 | Memory upgrade rule updated; product code updated; and added pin-out of internal video header | | February 2009 | 1.0 | Updated Functional Architecture Section; updated Regulatory and Certification Information; and added Platform Specific Appendix. | | March 2009 | 1.1 | - Updated Section 3.3.4.1 Memory Reservation for Memory-mapped Functions | | | | - Updated Section 3.4.1.2 onboard SATA Storage Mode Matrix table | | | | - Added Fan Domain Table in Section 4.3.2.2.1 | | | | - Updated Section 9.2 MTBF | | | | - Added Appendix G Installation Guidelines | | | | - Added Processor Stepping Mismatching on Table 2 | | | | - Updated Boot Option BIOS Setup Menu (Table 35 and Figure 34) | | | | - Updated Table 4 Memory Running Frequency | | | | - Updated Table 9 Intel® SAS Entry RAID Module AXX4SASMOD Storage Mode | | | | - Updated Table 14 Graphics Card Population | | | | - Updated Table 48 and Table 49, CPU 1 and CPU2 power connectors pin-out | | | | - Updated Table 89 POST Codes and Messages | | | | - Updated Table 92 BMC Beep Codes | | | | - Updated Figure 19 SMBUS Block Diagram, revised components code name | | | | - Updated Figure 53 Power Distribution Block Diagram, revised components code name | ## **Disclaimers** Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® Workstation Board S5520SC may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel Corporation server baseboards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel's own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation can not be held responsible if components fail or the workstation board does not operate correctly when used outside any of their published operating or non-operating limits. Intel, Pentium, Itanium, and Xeon are trademarks or registered trademarks of Intel Corporation. \*Other brands and names may be claimed as the property of others. Copyright © Intel Corporation 2008-2009. Intel order number: E39530-005 ## **Table of Contents** | 1. Introdu | uction | | |------------|-----------------------------------------------------------------------|----| | 1.1 | Chapter Outline | 1 | | 1.2 | Workstation Board Use Disclaimer | 1 | | 2. Overvi | iew | 2 | | 2.1 | Intel® Workstation Board S5520SC Feature Set | 2 | | 2.2 | Workstation Board Layout | 1 | | 2.2.1 | Workstation Board Connector and Component Layout | 1 | | 2.2.2 | Workstation Board Mechanical Drawings | 4 | | 2.2.3 | Workstation Board Rear I/O Layout | 11 | | 3. Functi | ional Architecture | 12 | | 3.1 | Intel® 5520 I/O Hub (IOH) | 13 | | 3.1.1 | Intel® QuickPath Interconnect | 13 | | 3.1.2 | PCI Express* Ports | 13 | | 3.1.3 | Enterprise South Bridge Interface (ESI) | 14 | | 3.1.4 | Manageability Engine (ME) | 14 | | 3.1.5 | Controller Link (CL) | 14 | | 3.2 | Processor Support | 14 | | 3.2.1 | Processor Population Rules | 14 | | 3.2.2 | Mixed Processor Configurations | 15 | | 3.2.3 | Intel <sup>®</sup> Hyper-Threading Technology (Intel <sup>®</sup> HT) | 16 | | 3.2.4 | Enhanced Intel SpeedStep® Technology (EIST) | 16 | | 3.2.5 | Intel® Turbo Boost Technology | 17 | | 3.2.6 | Execute Disable Bit Feature | 17 | | 3.2.7 | Core Multi-Processing | 17 | | 3.2.8 | Direct Cache Access (DCA) | 17 | | 3.2.9 | Unified Retention System Support | 17 | | 3.3 | Memory Subsystem | 18 | | 3.3.1 | Memory Subsystem Nomenclature | 18 | | 3.3.2 | Supported Memory | 20 | | 3.3.3 | Support for Mixed-speed Memory Modules | 20 | | 3.3.4 | Publishing System Memory | 23 | | 3.3.5 | Memory Interleaving | 24 | |-----------|---------------------------------------------------------|----| | 3.3.6 | Memory Test | 24 | | 3.3.7 | Memory Scrub Engine | 24 | | 3.3.8 | Memory RAS | 24 | | 3.3.9 | Memory Population and Upgrade Rules | 25 | | 3.3.10 | Supported Memory Configuration | 27 | | 3.3.11 | Memory Error Handling | 29 | | 3.4 | ICH10R | 30 | | 3.4.1 | Serial ATA Support | 30 | | 3.4.2 | USB 2.0 Support | 33 | | 3.5 | PCI Subsystem | 33 | | 3.6 | Intel® SAS Entry RAID Module AXX4SASMOD (Accessory) | 34 | | 3.6.1 | SAS RAID Support | 35 | | 3.7 | Baseboard Management Controller | 36 | | 3.7.1 | BMC Embedded LAN Channel | 37 | | 3.8 | Serial Ports | 38 | | 3.9 | Floppy Disk Controller | 39 | | 3.10 | Keyboard and Mouse Support | 39 | | 3.11 | Video Support | 39 | | 3.11.1 | Video Modes | 40 | | 3.11.2 | Dual Video | 40 | | 3.11.3 | Graphics Card Population Guide | 41 | | 3.12 | Network Interface Controller (NIC) | 41 | | 3.12.1 | MAC Address Definition | 42 | | 3.13 | Audio Codec | 43 | | 3.14 | IEEE 1394a Support | 44 | | 3.15 | Trusted Platform Module (TPM) | 45 | | 3.15.1 | Overview | 45 | | 3.15.2 | TPM security BIOS | 45 | | 3.16 | ACPI Support | 48 | | 3.17 | Intel® Virtualization Technology | 48 | | 3.17.1 | Intel® Virtualization Technology for Directed IO (VT-d) | 48 | | . Platfor | m Management | 49 | | 4.1 | Feature Support | 49 | | 411 | IPMI 2.0 Features | 40 | vi | | 4.1.2 | Non-IPMI Features | 50 | |-----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | 4 | .2 | Optional Advanced Management Feature Support | 51 | | | 4.2.1 | Enabling Advanced Management Features | 51 | | | 4.2.2 | Keyboard, Video, and Mouse (KVM) Redirection | 52 | | | 4.2.3 | Media Redirection | 52 | | | 4.2.4 | Web Services for Management (WS-MAN) | 53 | | | 4.2.5 | Embedded Web server | 54 | | | 4.2.6 | Local Directory Authentication Protocol (LDAP) | 54 | | 4 | .3 | Platform Control | 55 | | | 4.3.1 | Memory Open and Closed Loop Thermal Throttling | 56 | | | 4.3.2 | Fan Speed Control | 56 | | 4 | .4 | Intel® Intelligent Power Node Manager | 59 | | | 4.4.1 | Manageability Engine (ME) | 59 | | 5. | BIOS S | etup Utility | 61 | | 5 | .1 | Logo / Diagnostic Screen | 61 | | 5 | .2 | BIOS Boot Popup Menu | 61 | | 5 | .3 | BIOS Setup Utility | 61 | | | | | | | | 5.3.1 | Operation | 62 | | | 5.3.1<br>5.3.2 | Operation | | | 6. | 5.3.2 | • | 64 | | 6. | 5.3.2 | Server Platform Setup Utility Screens | 64 | | <b>6.</b> | 5.3.2<br>Connec | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs | 64<br><b>100</b> | | <b>6.</b><br>6 | 5.3.2<br><b>Connec</b> | Server Platform Setup Utility Screens ctor / Header Locations and Pin-outs | 64100100 | | <b>6.</b><br>6 | 5.3.2<br><b>Connec</b><br>.1 | Server Platform Setup Utility Screens | 64100101102 | | <b>6.</b><br>6 | 5.3.2<br><b>Connec</b><br>.1<br>.2<br>.3 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers | 64100101102 | | <b>6.</b><br>6 | 5.3.2<br><b>Connec</b><br>.1<br>.2<br>.3<br>6.3.1 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector | 64100101102103 | | <b>6.</b><br>6 | 5.3.2 <b>Connec</b><br>.1 .2 .3 6.3.1 6.3.2 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header | 64100101102103 | | <b>6.</b> 6 6 6 | 5.3.2 <b>Connec</b><br>.1<br>.2<br>.3<br>6.3.1<br>6.3.2<br>6.3.3 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header | 64100101102103103 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b><br>.1 .2 .3 6.3.1 6.3.2 6.3.3 6.3.4 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header | 64100101102103103104 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b><br>.1<br>.2<br>.3<br>6.3.1<br>6.3.2<br>6.3.3<br>6.3.4 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header Front Panel Connector | 64100101102103104104 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b> .1 .2 .3 .6.3.1 .6.3.2 .6.3.3 .6.3.4 .4 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header Front Panel Connector I/O Connectors | 64100101102103104104105 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b> .1 .2 .3 .6.3.1 .6.3.2 .6.3.3 .6.3.4 .4 .5 .6.5.1 | Server Platform Setup Utility Screens ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header Front Panel Connector. I/O Connectors NIC Connectors | 64100101102103103104105 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b> .1 .2 .3 .6.3.1 .6.3.2 .6.3.3 .6.3.4 .4 .5 .6.5.1 .6.5.2 | Server Platform Setup Utility Screens ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header Front Panel Connector I/O Connectors NIC Connectors SATA Connectors | 64100101102103103104105105 | | <b>6.</b> 6 6 | 5.3.2 <b>Connec</b> .1 .2 .3 .6.3.1 .6.3.2 .6.3.3 .6.3.4 .4 .5 .6.5.1 .6.5.2 .6.5.3 | Server Platform Setup Utility Screens Ctor / Header Locations and Pin-outs Board Connector Information Power Connectors System Management Headers Intel® Remote Management Module 3 (Intel® RMM3) Connector LCP / IPMB Header HSBP Header SGPIO Header Front Panel Connector I/O Connectors NIC Connectors SATA Connectors SAS Module Slot. | 64100101102103103104105105 | | 6.6 | Audio Connectors | 110 | |-------------------------|--------------------------------------------------------|-----| | 6.7 | Onboard Video Header | 110 | | 6.8 | Fan Headers | 111 | | 7. Jumpe | r Blocks | 113 | | 7.1 | CMOS Clear and Password Reset Usage Procedure | 114 | | 7.1.1 | Clearing the CMOS | 114 | | 7.1.2 | Clearing the Password | 114 | | 7.2 | Force BMC Update Procedure | 115 | | 7.3 | BIOS Recovery | 115 | | 8. Intel <sup>®</sup> L | ight Guided Diagnostics | 117 | | 8.1 | 5-V Stand-by LED | 117 | | 8.2 | Fan Fault LEDs | 118 | | 8.3 | System Status LED and System ID LED | 119 | | 8.4 | DIMM Fault LEDs | 121 | | 8.5 | POST Code Diagnostic LEDs | 122 | | 9. Design | and Environmental Specifications | 123 | | 9.1 | Intel® Workstation Board S5520SC Design Specifications | 123 | | 9.2 | MTBF | 123 | | 9.3 | Workstation Board Power Requirements | 125 | | 9.3.1 | Processor Power Support | 127 | | 9.4 | Power Supply Output Requirements | 127 | | 9.4.1 | Grounding | 127 | | 9.4.2 | Stand-by Outputs | 128 | | 9.4.3 | Remote Sense | 128 | | 9.4.4 | Voltage Regulation | 128 | | 9.4.5 | Dynamic Loading | 129 | | 9.4.6 | Capacitive Loading | 129 | | 9.4.7 | Ripple / Noise | 129 | | 9.4.8 | Timing Requirements | 130 | | 9.4.9 | Residual Voltage Immunity in Stand-by Mode | 132 | | 10. Regula | tory and Certification Information | 133 | | 10.1 | Product Regulatory Compliance | 133 | | 10.1.1 | Product Safety Compliance | 133 | | 10.1.2 | Product EMC Compliance – Class A Compliance | 133 | | 10.1.3 | Certifications / Registrations / Declarations | 134 | | 10.2 | Product Regulatory Compliance Markings | 135 | |----------|---------------------------------------------------|-----| | 10.3 | Electromagnetic Compatibility Notices | 135 | | FCC | (USA) | 135 | | ICES- | -003 (Canada) | 137 | | Europ | e (CE Declaration of Conformity) | 137 | | VCCI | (Japan) | 137 | | BSMI | (Taiwan) | 137 | | RRL I | CCC (Korea) | 138 | | CNCA | A (CCC-China) | 138 | | 10.4 | Product Ecology Change (EU RoHS) | 138 | | 10.5 | Product Ecology Change (CRoHS) | 138 | | 10.6 | China Packaging Recycle Marks (or GB18455-2001) | 141 | | 10.7 | CA Perchlorate Warning | 141 | | 10.8 | End-of-Life / Product Recycling | 141 | | Appendix | A: Integration and Usage Tips | 142 | | Appendix | c B: Compatible Intel <sup>®</sup> Server Chassis | 143 | | Appendix | C: BMC Sensor Tables | 145 | | Appendix | D: Platform Specific BMC Appendix | 155 | | Appendix | E: POST Code Diagnostic LED Decoder | 156 | | Appendix | F: POST Error Messages and Handling | 160 | | Appendix | G: Installation Guidelines | 164 | | Glossary | | 166 | | Referenc | e Documents | 170 | # List of Figures | Figure 1. Intel® Workstation Board S5520SC Layout | 1 | |----------------------------------------------------------------------------------------------------------|------| | Figure 2. Intel <sup>®</sup> Workstation Board S5520SC Connector and Components Layout | 2 | | Figure 3. Major Board Components | 3 | | Figure 4. Intel <sup>®</sup> Workstation Board S5520SC – Mounting Hole Positions | 4 | | Figure 5. Intel $^{ ext{ iny 8}}$ Workstation Board S5520SC $-$ Major Connector Pin-1 Locations (1 of 2) | 5 | | Figure 6. Intel <sup>®</sup> Workstation Board S5520SC – Major Connector Pin-1 Locations (2 of 2) | 6 | | Figure 7. Intel <sup>®</sup> Workstation Board S5520SC – Primary Side Keepout Zone (1 of 2) | 7 | | Figure 8. Intel <sup>®</sup> Workstation Board S5520SC – Primary Side Keepout Zone (2 of 2) | 7 | | Figure 9. Intel <sup>®</sup> Workstation Board S5520SC – Primary Side Air Duct Keepout Zone | 8 | | Figure 10. Intel <sup>®</sup> Workstation Board S5520SC – Primary Side Card-Side Keepout Zone | 9 | | Figure 11. Intel <sup>®</sup> Workstation Board S5520SC – Second Side Keepout Zone | 10 | | Figure 12. Intel <sup>®</sup> Workstation Board S5520SC Rear I/O Layout | 11 | | Figure 13. Intel <sup>®</sup> Workstation Board S5520SC Functional Block Diagram | 12 | | Figure 14. Unified Retention System and Unified Back Plate Assembly | 18 | | Figure 15. Intel <sup>®</sup> Workstation Board S5520SC DIMM Slots Arrangement | 20 | | Figure 16. Intel <sup>®</sup> SAS Entry RAID Module AXX4SASMOD Component and Connector Layou | t.35 | | Figure 17. Integrated BMC Hardware | 37 | | Figure 18. Setup Utility – TPM Configuration Screen | 47 | | Figure 19. SMBUS Block Diagram | 60 | | Figure 20. Setup Utility — Main Screen Display | 65 | | Figure 21. Setup Utility — Advanced Screen Display | 67 | | Figure 22. Setup Utility — Processor Configuration Screen Display | 68 | | Figure 23. Setup Utility — Memory Configuration Screen Display | 71 | | Figure 24. Setup Utility — Configure RAS and Performance Screen Display | 73 | | Figure 25. Setup Utility — Mass Storage Controller Configuration Screen Display | 74 | | Figure 26. Setup Utility — Serial Port Configuration Screen Display | 76 | | Figure 27. Setup Utility — USB Controller Configuration Screen Display | 77 | | Figure 28. Setup Utility — PCI Configuration Screen Display | 79 | | Figure 29. Setup Utility — System Acoustic and Performance Configuration Screen Display . | 81 | | Figure 30. Setup Utility — Security Configuration Screen Display | 82 | | Figure 31. Setup Utility — Server Management Configuration Screen Display | 84 | ### List of Figures | Figure 32. Se | etup Utility — Console Redirection Screen Display | . 86 | |---------------|--------------------------------------------------------------------|------| | Figure 33. Se | etup Utility — Server Management System Information Screen Display | . 88 | | Figure 34. Se | etup Utility — Boot Options Screen Display | . 89 | | Figure 35. Se | etup Utility — Add New Boot Option Screen Display | . 91 | | Figure 36. Se | etup Utility — Delete Boot Option Screen Display | . 92 | | Figure 37. Se | etup Utility — Hard Disk Order Screen Display | . 93 | | Figure 38. Se | etup Utility — CDROM Order Screen Display | . 93 | | Figure 39. Se | etup Utility — Floppy Order Screen Display | . 94 | | Figure 40. Se | etup Utility — Network Device Order Screen Display | . 95 | | Figure 41. Se | etup Utility — BEV Device Order Screen Display | . 95 | | Figure 42. Se | etup Utility — Boot Manager Screen Display | . 96 | | Figure 43. Se | etup Utility — Error Manager Screen Display | . 97 | | Figure 44. Se | etup Utility — Exit Screen Display | . 98 | | Figure 45. Ju | umper Blocks | 113 | | Figure 46. 5\ | V Stand-by Status LED Location | 117 | | Figure 47. Fa | an Fault LED Locations | 118 | | Figure 48. Sy | ystem Status LED and ID LED Location | 119 | | Figure 49. DI | IMM Fault LEDs Location | 121 | | Figure 50. PC | OST Code Diagnostic LED Locations | 122 | | Figure 51. Po | ower Distribution Block Diagram | 126 | | Figure 52. Ou | utput Voltage Timing | 130 | | Figure 53. Tu | urn On/Off Timing (Power Supply Signals) | 132 | | Figure 54. Ac | ctive Processor Heatsink Installation | 144 | | Figure 55. Di | iagnostic LED Placement Diagram | 156 | ## **List of Tables** | Table 1. IOH High-Level Summary | 13 | |---------------------------------------------------------------------------------------|----| | Table 2. Mixed Processor Configurations | 15 | | Table 3. Memory Running Frequency vs. Processor SKU | 21 | | Table 4. Memory Running Frequency vs. Memory Population | 21 | | Table 5. Supported DIMM Population under the Dual Processors Configuration | 28 | | Table 6. Supported DIMM Population under the Single Processor Configuration | 28 | | Table 7. Onboard SATA Storage Mode Matrix | 32 | | Table 8. Intel® Workstation Board S5520SC PCI Bus Segment Characteristics | 33 | | Table 9. Intel <sup>®</sup> SAS Entry RAID Module AXX4SASMOD Storage Mode | 35 | | Table 10. Serial A Port Configuration Jumper Pin-out | 38 | | Table 11. Rear Serial A Port RJ-45 to DB9 Pin-out | 38 | | Table 12. Serial B Header Pin-out | 39 | | Table 13. Video Modes | 40 | | Table 14. Graphics Card Population | 41 | | Table 15. Onboard NIC Status LED | 41 | | Table 16. Setup Utility – Security Configuration Screen Fields | 47 | | Table 17. Basic and Advanced Management Features | 51 | | Table 18. S5520SC Fan Domain Table | 57 | | Table 19. BIOS Setup Page Layout | 62 | | Table 20. BIOS Setup: Keyboard Command Bar | 63 | | Table 21. Setup Utility — Main Screen Fields | 65 | | Table 22. Setup Utility — Advanced Screen Display Fields | 67 | | Table 23. Setup Utility — Processor Configuration Screen Fields | 69 | | Table 24. Setup Utility — Memory Configuration Screen Fields | 72 | | Table 25. Setup Utility — Configure RAS and Performance Screen Fields | 73 | | Table 26. Setup Utility — Mass Storage Controller Configuration Screen Fields | 75 | | Table 27. Setup Utility — Serial Ports Configuration Screen Fields | 76 | | Table 28. Setup Utility — USB Controller Configuration Screen Fields | 78 | | Table 29. Setup Utility — PCI Configuration Screen Fields | 79 | | Table 30. Setup Utility — System Acoustic and Performance Configuration Screen Fields | 81 | | Table 31. Setup Utility — Security Configuration Screen Fields | 82 | | Table 32. Setup Utility — Server Management Configuration Screen Fields | 85 | | | | | Table 33. Setup Utility — Console Redirection Configuration Fields | 87 | |--------------------------------------------------------------------------------------|-----| | Table 34. Setup Utility — Server Management System Information Fields | 88 | | Table 35. Setup Utility — Boot Options Screen Fields | 90 | | Table 36. Setup Utility — Add New Boot Option Fields | 91 | | Table 37. Setup Utility — Delete Boot Option Fields | 92 | | Table 38. Setup Utility — Hard Disk Order Fields | 93 | | Table 39. Setup Utility — CDROM Order Fields | 94 | | Table 40. Setup Utility — Floppy Order Fields | 94 | | Table 41. Setup Utility — Network Device Order Fields | 95 | | Table 42. Setup Utility — BEV Device Order Fields | 96 | | Table 43. Setup Utility — Boot Manager Screen Fields | 96 | | Table 44. Setup Utility — Error Manager Screen Fields | 97 | | Table 45. Setup Utility — Exit Screen Fields | 98 | | Table 46. Board Connector Matrix | 100 | | Table 47. Power Connector Pin-out (J1K3) | 101 | | Table 48. CPU 1 Power Connector Pin-out (J9A1) | 102 | | Table 49. CPU 2 Power Connector Pin-out (J9K1) | 102 | | Table 50. Power Supply Signal Connector Pin-out (J9K2) | 102 | | Table 51. Intel <sup>®</sup> RMM3 Connector Pin-out (J1C1) | 103 | | Table 52. LPC / IPMB Header Pin-out (J1G6) | 103 | | Table 53. HSBP Header Pin-out (J1F5, J1G3) | 103 | | Table 54. SGPIO Header Pin-out (J1G2) | 104 | | Table 55. Front Panel SSI Standard 24-pin Connector Pin-out (J1B3) | 104 | | Table 56. RJ-45 10/100/1000 NIC Connector Pin-out (JA5A1, JA6A2) | 105 | | Table 57. SATA / SAS Connector Pin-out (J1E3, J1G1, J1G4, J1G5, J1F1, J1F4) | 105 | | Table 58. SAS Module Slot Pin-out (J2J1) | 106 | | Table 59. External RJ45 Serial A Port Pin-out (J8A2) | 106 | | Table 60. Internal 9-pin Serial B Header Pin-out (J1B1) | 107 | | Table 61. External USB Connector Pin-out (JA5A1, JA6A2) | 107 | | Table 62. Internal USB Connector Pin-out (J1D1) | 107 | | Table 63. Internal USB Connector Pin-out (J1D4) | 108 | | Table 64. Pin-out of Internal USB Connector for Low-Profile Solid State Drive (J1D3) | 108 | | Table 65. Internal Type A USB Port Pin-out (J1H2) | 109 | | Table 66.External IEEE 1394a Port Pin-out (J8A2) | 109 | | Table 67. Internal 1394 Port Pin-out (J1D2) | 109 | | Table 68. Internal Front Panel Audio Header Pin-out (J1D2) | 110 | |----------------------------------------------------------------------------------------|-----| | Table 69. Internal S/PDIF Header Pin-out (J4C1) | 110 | | Table 70. Onboard Video Header Pin-out (J3B2) | 110 | | Table 71. SSI 4-pin Fan Header Pin-out (J7K1, J9A2, J5B1) | 111 | | Table 72. SSI 6-pin Fan Header Pin-out (J1K1, J1K2, J1K4, J1K5) | 111 | | Table 73. Workstation Board Jumpers (J1E2, J1E4, J1E5, J1H1, J2C1, J2C2, J4B2) | 113 | | Table 74. System Status LED | 120 | | Table 75. Workstation Board Design Specifications | 123 | | Table 76. MTBF Estimate | 124 | | Table 77. Intel <sup>®</sup> Xeon <sup>®</sup> Processor Dual Processor TDP Guidelines | 127 | | Table 78. 670-W Load Ratings | 127 | | Table 79. Voltage Regulation Limits | 128 | | Table 80. Transient Load Requirements | 129 | | Table 81. Capacitive Loading Conditions | 129 | | Table 82. Ripple and Noise | 129 | | Table 83. Output Voltage Timing | 130 | | Table 84. Turn On/Off Timing | 131 | | Table 85. Compatible Chassis / Heatsink Matrix | 143 | | Table 86. Integrated BMC Core Sensors | 147 | | Table 87. Platform Specific BMC Features | 155 | | Table 88. POST Progress Code LED Example | 156 | | Table 89. POST Codes and Messages | 157 | | Table 90. POST Error Messages and Handling | 160 | | Table 91. POST Error Beep Codes | 163 | | Table 92. BMC Beep Codes | 163 | <This page intentionally left blank> Intel order number: E39530-005 ## 1. Introduction This Technical Product Specification (TPS) provides board-specific information detailing the features, functionality, and high-level architecture of the Intel® Workstation Board S5520SC. In addition, you can obtain design-level information for specific subsystems by ordering the External Product Specifications (EPS) or External Design Specifications (EDS) for a given subsystem. EPS and EDS documents are not publicly available and must be ordered through your local Intel representative. ### 1.1 Chapter Outline This document is divided into the following chapters: - Chapter 1 Introduction - Chapter 2 Overview - Chapter 3 Functional Architecture - Chapter 4 Platform Management - Chapter 5 BIOS Setup Utility - Chapter 6 Connector / Header Locations and Pin-outs - Chapter 7 Jumper Blocks - Chapter 8 Intel<sup>®</sup> Light Guided Diagnostics - Chapter 9 Design and Environmental Specifications - Chapter 10 Regulatory and Certification Information - Appendix A Integration and Usage Tips - Appendix B Compatible Intel<sup>®</sup> Server Chassis - Appendix C BMC Sensor Tables - Appendix D Platform Specific BMC Appendix - Appendix E POST Code Diagnostic LED Decoder - Appendix F POST Error Messages and Handling - Appendix G Installation Guidelines - Glossary - Reference Documents #### 1.2 Workstation Board Use Disclaimer Intel Corporation workstation boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel ensures through its own chassis development and testing that when Intel® server building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the workstation board does not operate correctly when used outside any of their published operating or non-operating limits. ## 2. Overview The Intel® Workstation Board S5520SC is a monolithic printed circuit board (PCB) with features designed to support the performance workstation market. ## 2.1 Intel® Workstation Board S5520SC Feature Set | Feature | Description | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Processor | Support for one or two Intel® Xeon® Processor 5500 series | | | • 4.8 GT/s, 5.86 GT/s, and 6.4 GT/s Intel® QuickPath Interconnect (Intel® QPI) | | | FC-LGA 1366 Socket B | | | Thermal Design Power up to 130 W | | | Enterprise Voltage Regulator-Down (EVRD) 11.1 | | Memory | Six memory channels (three channels for each processor socket) | | | ■ Channel A, B, C, D, E, and F | | | • 12 DIMM slots | | | ■ Two DIMM slots per channel | | | Support for 800/1066/1333 MT/s ECC Registered DDR3 Memory (RDIMM), ECC or Non-ECC Unbuffered DDR3 Memory (UDIMM) | | | No support for mixing of RDIMMs and UDIMMs | | Chipset | Intel® 5520 Chipset | | | Intel® 82801JIR I/O Controller Hub (ICH10R) | | Cooling Fan Support | Support for | | | Two processor fans (4-pin headers) | | | Four front system fans (6-pin headers) | | | One rear system fans (4-pin header) | | | 3-pin fans are compatible with all fan headers | | Add-in Card Slots | Two full-length/full-height PCI Express* Gen2 x16 slots | | | One full-length/full-height PCI Express* Gen1 slot (x4 Mechanically, x1 Electrically) | | | One full-length/full-height PCI Express* Gen1 slot (x8 Mechanically, x4 Electrically) , shared with SAS Module Slot | | | One 32-bit/33-MHz PCl slot, keying for 5-volt and Universal PCl add-in card | | Hard Drive and | Optical devices are supported | | Optical Drive | Six SATA connectors at 1.5 Gbps and 3 Gbps | | Support | Four SAS connectors at 3 Gbps through optional Intel® SAS Entry RAID Module AXX4SASMOD | | RAID Support | <ul> <li>Intel® Embedded Server RAID Technology II through onboard SATA connectors provides SATA<br/>RAID 0, 1, and 10 with optional RAID 5 support provided by the Intel® RAID Activation Key<br/>AXXRAKSW5</li> </ul> | | | Intel* Embedded Server RAID Technology II through optional Intel* SAS Entry RAID Module AXX4SASMOD provides SAS RAID 0, 1, and 10 with optional RAID 5 support provided by the Intel* RAID Activation Key AXXRAKSW5 | | | IT/IR RAID through optional Intel* SAS Entry RAID Module AXX4SASMOD provides entry hardware RAID 0, 1, 10/1E, and native SAS pass through mode | | USB Drive Support | One internal type A USB port with USB 2.0 support that supports a peripheral, such as a floppy drive | | | | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | One internal low-profile USB port for USB Solid State Drive | | | | | I/O Control Support | External connections: | | | | | | RJ-45 serial port A connection | | | | | | One DH 10 serial port connector (optional) | | | | | | <ul> <li>Two RJ-45 NIC connectors for 10/100/1000 Mb connections: Dual GbE through the Intel®<br/>82575EB Network Connection.</li> </ul> | | | | | | Four USB 2.0 ports at the back of the board | | | | | | 7.1 channel Audio Connections | | | | | | One IEEE1394a connector | | | | | | Internal connections: | | | | | | <ul> <li>Two 9-pin USB headers, each supports two USB 2.0 ports</li> </ul> | | | | | | One DH10 serial port B header | | | | | | <ul> <li>Six SATA connectors at 1.5 Gbps and 3 Gbps</li> </ul> | | | | | | Four SAS connectors at 3 Gbps (optional) | | | | | | One SSI-compliant 24-pin front control panel header | | | | | Video Support | ServerEngines* LLC Pilot II* with 64 MB DDR2 memory, 8 MB allocated to graphics | | | | | | <ul> <li>Integrated 2D video controller</li> </ul> | | | | | | Onboard video connector available with optional accessory cable (FXXSCVDCBL) | | | | | | <ul> <li>Dual monitor video mode is supported</li> </ul> | | | | | LAN | Two Gigabit NICs through Intel® 82575EB PHYs | | | | | Audio Codec | 7.1 channel audio support based on Realtek* ALC889 with 16/20/24-bit S/PDIF support | | | | | | External audio connections through rear I/O | | | | | | One internal 3-pin S/PDIF connector | | | | | | One internal 2x5-pin audio connector | | | | | 1394 | Two IEEE 1394a ports through Texas Instruments* TSB43AB22A | | | | | | One external IEEE 1394a port through rear I/O | | | | | | One internal 2x5-pin IEEE 1394a connector | | | | | Security | Trusted Platform Module based on ST19NP18 | | | | | Server Management | Onboard ServerEngines* LLC Pilot II* Controller | | | | | oci vei i idilagement | <ul> <li>Integrated Baseboard Management Controller (Integrated BMC), IPMI 2.0 compliant</li> </ul> | | | | | | Integrated Super I/O on LPC interface | | | | | | Support for Intel® Remote Management Module 3 | | | | | | Intel® Light-Guided Diagnostics on field replaceable units | | | | | | Support for Intel® System Management Software 3.1 and beyond | | | | | | Support for Intel® Intelligent Power Node Manager (Need PMBus-compliant power supply) | | | | | BIOS Flash | Support for interminent ower water landger (Need 1 land empliant power supply) Winbond* W25X64 | | | | | Form Factor | | | | | | | • EEB SSI (12"x13") | | | | | Compatible Intel®<br>Server Chassis | Intel® Server Chassis SC5650WS | | | | | 2ci Aci (11922)2 | Intel® Server Chassis SC5600Base | | | | ## 2.2 Workstation Board Layout Figure 1. Intel® Workstation Board S5520SC Layout ### 2.2.1 Workstation Board Connector and Component Layout The following figure shows the board layout of the workstation board. Each connector and major component is identified by a number or letter, and a description follows each figure. Intel order number: E39530-005 Figure 2. Intel® Workstation Board S5520SC Connector and Components Layout | Callout | Description | Callout | Description | |---------|------------------------------------------------------|---------|----------------------------------------------| | Α | S/PDIF Header | Χ | System Fan 3 Header | | В | Slot 1, 32-bit / 33-MHz PCI, 5V | Υ | System Fan 4 Header | | С | Intel® Remote Management 3 Slot | Z | System Fan 2 Header | | D | Slot 2, PCI Express* Gen1 x4 (x8 Mechanically) | AA | System Fan 1 Header | | Е | IEEE 1394a Header | BB | Main Power Connector | | F | Slot 3, PCI Express* Gen1 x1 (x4 Mechanically) | CC | LCP/IPMB header | | G | Low-profile USB Solid State Drive Header | DD | SATA SGPIO Header | | Н | Slot 4, PCI Express* Gen2 x 16 | EE | Type A USB Port | | I | Onboard Video Header | FF | SATA Port 0 | | J | Slot 6, PCI Express* Gen2 x16 | GG | SATA Port 1 | | K | Battery | HH | HSBP_B | | L | System Fan 5 Header | II | SATA Port 2 | | М | Back panel I/O Ports | J | HSBP_A | | N | Internal Audio Connector | KK | SATA Port 3 | | 0 | Diagnostic and Identify LEDs | LL | SATA Software RAID 5 Key Header | | Р | Power Connector for CPU 1 and Memory | MM | Chassis Intrusion Header | | Q | CPU 1 Fan Header | NN | SATA Port 4 | | R | DIMM Sockets from CPU 1 Socket (Channel A, B, and C) | 00 | SATA Port 5 | | S | Power Connector for CPU 2 and memory | PP | HDD Activity LED (Connect to Add-in Card HDD | | | | | Activity LED Header) | | T | Auxiliary Power Signal Connector | QQ | USB Connector | | U | CPU 2 Fan Header | RR | USB Connector | | V | DIMM Sockets from CPU 2 Socket (Channel D, E, and F) | SS | Front panel header | | W | SAS Module Slot | TT | DH-10 Serial B header | Figure 3. Major Board Components ### 2.2.2 Workstation Board Mechanical Drawings Figure 4. Intel<sup>®</sup> Workstation Board S5520SC – Mounting Hole Positions Intel order number: E39530-005 Figure 5. Intel<sup>®</sup> Workstation Board S5520SC – Major Connector Pin-1 Locations (1 of 2) Figure 6. Intel<sup>®</sup> Workstation Board S5520SC – Major Connector Pin-1 Locations (2 of 2) Figure 7. Intel<sup>®</sup> Workstation Board S5520SC – Primary Side Keepout Zone (1 of 2) Figure 8. Intel<sup>®</sup> Workstation Board S5520SC – Primary Side Keepout Zone (2 of 2) Figure 9. Intel<sup>®</sup> Workstation Board S5520SC – Primary Side Air Duct Keepout Zone Figure 10. Intel® Workstation Board S5520SC – Primary Side Card-Side Keepout Zone Figure 11. Intel<sup>®</sup> Workstation Board S5520SC – Second Side Keepout Zone ## 2.2.3 Workstation Board Rear I/O Layout The following figure shows the layout of the rear I/O components for the workstation board. | Callout | Description | Callout | Description | |---------|-------------------------------------------------|---------|-------------------------------------------------------------------------------| | Α | Diagnostic LEDs | G | Audio: Side Surround out | | В | Serial A Port (Top)<br>IEEE 1394a Port (Bottom) | Н | Audio: Front Surround out | | С | ID LED | I | Audio: Microphone in | | D | System Status LED | J | Audio: Line-in | | E | Audio: Back Surround out | К | NIC Port 1 (1 Gb, Default Management<br>Port)<br>USB Port 2 (Top), 3 (Bottom) | | F | Audio: Center / LFE out | L | NIC Port 2 (1Gb)<br>USB Port 0 (Top), 1 (Bottom) | Figure 12. Intel® Workstation Board S5520SC Rear I/O Layout ## 3. Functional Architecture The architecture and design of the Intel<sup>®</sup> Workstation Board S5520SC is based on the Intel<sup>®</sup> 5520 and ICH10R chipset. The chipset is designed for systems based on the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series in an FC-LGA 1366 Socket B package with Intel<sup>®</sup> QuickPath Interconnect (Intel<sup>®</sup> QPI) speed at 6.40 GT/s, 5.86 GT/s, and 4.80 GT/s. The chipset contains two main components: - Intel<sup>®</sup> 5520 I/O Hub (IOH), which provides a connection point between various I/O components and the Intel<sup>®</sup> QuickPath Interconnect (Intel<sup>®</sup> QPI) based processors - Intel® ICH10 RAID (ICH10R) I/O controller hub for the I/O subsystem This chapter provides a high-level description of the functionality associated with each chipset component and the architectural blocks that make up the workstation board. Figure 13. Intel® Workstation Board S5520SC Functional Block Diagram Node Manager #### Intel 5520 I/O Hub (IOH) 3.1 The Intel® 5520 I/O Hub (IOH) on the Intel® Workstation Board S5520SC provides a connection point between various I/O components and Intel® QPI based processors, which includes the following core platform functions: - Intel® QPI link interface for the processor subsystem - PCI Express\* Ports - Enterprise South Bridge Interface (ESI) for connecting Intel® ICH10R - Manageability Engine (ME) - Controller Link (CL) - SMBus Interface IOH SKU 5520 2 Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d) The following table shows the high-level features of the Intel® 5520 IOH: Intel® QPI Ports Supported Processor PCI Express\* Manageability Lanes Intel® Xeon® Processor 5500 Series Intel® Intelligent Power 36 **Table 1. IOH High-Level Summary** #### Intel® QuickPath Interconnect The Intel® Workstation Board S5520SC provides two full-width, cache-coherent, link-based Intel® QuickPath Interconnect interfaces from Intel® 5520 IOH for connecting Intel® QPI based processors. The two Intel® QPI link interfaces support full-width communication only and have the following main features: - Packetized protocol with 18 data/protocol bits and 2 CRC bits per link per direction - Supporting 4.8 GT/s, 5.86 GT/s, and 6.4 GT/s - Fully-coherent write cache with inbound write combining - Read Current command support - Support for 64-byte cache line size #### 3.1.2 **PCI Express\* Ports** The Intel® 5520 IOH is capable of interfacing with up to 36 PCI Express\* Gen2 lanes, which supports devices with the following link width: x16, x8, x4, x2, and x1. All ports support PCI Express\* Gen1 and Gen2 transfer rates. For a detailed PCI Express\* Slots definition of the Intel® Workstation Board S5520SC, see "Section 3.5 PCI Subsystem". #### 3.1.3 Enterprise South Bridge Interface (ESI) One x4 ESI link interface that supports the PCI Express\* Gen1 (2.5 Gbps) transfer rate for connecting Intel<sup>®</sup> ICH10R in the Intel<sup>®</sup> Workstation Board S5520SC. #### 3.1.4 Manageability Engine (ME) An embedded ARC controller is within the IOH providing the Intel<sup>®</sup> Server Platform Services (SPS). The controller is also commonly referred to as the Manageability Engine (ME). #### 3.1.5 Controller Link (CL) The Controller Link is a private, low-pin count (LPC), low power, communication interface between the IOH and the ICH10 portions of the Manageability Engine subsystem. ## 3.2 Processor Support The Intel® Workstation Board S5520SC supports one or two Intel® Xeon® Processor 5500 Series with a 4.8 GT/s, 5.86 GT/s, or 6.4 GT/s Intel® QPI link interface and Thermal Design Power (TDP) up to 130 W. - Supports processor(s) with maximum 130 W power in the Intel<sup>®</sup> Server Chassis SC5650WS - Supports processor(s) with maximum 95 W power in the Intel<sup>®</sup> Server Chassis SC5600Base The server boards do not support previous generations of the Intel<sup>®</sup> Xeon<sup>®</sup> processors. For a complete, updated list of supported processors, see: <a href="http://support.intel.com/support/motherboards/server/S5520SC/">http://support.intel.com/support/motherboards/server/S5520SC/</a>. On the Support tab, look for "Compatibility" and then "Supported Processor List". **Note:** Supports only the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series with 4.8 GT/s, 5.86 GT/s, or 6.4 GT/s Intel<sup>®</sup> QPI link interface. #### 3.2.1 Processor Population Rules You must populate processors in sequential order. Therefore, you must populate processor socket 1 (CPU 1) before processor socket 2 (CPU 2). When only one processor is installed, it must be in the socket labeled CPU1, which is located near the rear edge of the server board. When a single processor is installed, no terminator is required in the second processor socket. For optimum performance, when two processors are installed, both must be the identical revision and have the same core voltage and Intel<sup>®</sup> QPI/core speed. ### 3.2.2 Mixed Processor Configurations. The following table describes mixed processor conditions and recommended actions for the Intel<sup>®</sup> Workstation Board S5520SC. Errors fall into one of three categories: - Halt: If the system can boot, it pauses at a blank screen with the text "Unrecoverable fatal error found. System will not boot until the error is resolved" and "Press <F2> to enter setup", regardless of if the "Post Error Pause" setup option is enabled or disabled. After entering setup, the error message displays on the Error Manager screen and an error is logged to the System Event Log (SEL) with the error code. The system cannot boot unless the error is resolved. The user must replace the faulty part and restart the system. - Pause: If the "Post Error Pause" setup option is enabled, the system goes directly to the Error Manager screen to display the error and log the error code to SEL. Otherwise, the system continues to boot and no prompt is given for the error, although the error code is logged to the Error Manager and in a SEL message. - Minor: The message is displayed on the screen or on the Error Manager screen. The system continues booting in a degraded state regardless of if the "Post Error Pause" setup option is enabled or disabled. The user may want to replace the erroneous unit. **Table 2. Mixed Processor Configurations** | Error | Severity | System Action | |----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------| | Processor family not | Halt | The BIOS detects the error condition and responds as follows: | | identical | | - Logs the error into the system event log (SEL) | | | | - Alerts the Integrated BMC about the configuration error. | | | | - Does not disable the processor | | | | - Displays "0194: Processor Ox family mismatch detected" message in the Error Manager. | | | | - Halts the system and will not boot until the fault condition is remedied. | | Processor stepping | Pause | The BIOS detects the stepping difference and responds as follows: | | mismatch | | <ul> <li>Checks to see whether the steppings are compatible – typically +/- one<br/>stepping.</li> </ul> | | | | - If so, no error is generated (this is not an error condition). | | | | - Continues to boot the system successfully. | | | | Otherwise, this is a stepping mismatch error, and the BIOS responds as follows: | | | | <ul> <li>Displays "0193: Processor 0x stepping mismatch" message in the Error<br/>Manager and logs it into the SEL.</li> </ul> | | | | - Takes Minor Error action and continues to boot the system. | | Processor cache not | Halt | The BIOS detects the error condition and responds as follows: | | identical | | - Logs the error into the SEL. | | | | - Alerts the Integrated BMC about the configuration error. | | | | - Does not disable the processor. | | | | Displays "0192: Processor 0x cache size mismatch detected" message in the Error Manager. | | | | - Halts the system and does not boot until the fault condition is remedied. | | Error | Severity | System Action | |--------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------| | Processor frequency | Pause | The BIOS detects the error condition and responds as follows: | | (speed) not identical | | <ul> <li>Adjusts all processor frequencies to the lowest common denominator<br/>(highest common speed).</li> </ul> | | | | - No error is generated - this is not an error condition. | | | | - Continues to boot the system successfully. | | | | If the frequencies for all processors cannot be adjusted to be the same, then the BIOS: | | | | - Logs the error into the SEL. | | | | - Displays "0197: Processor Ox family is not supported" message in the Error Manager. | | | | - Halts the system and will not boot until the fault condition is remedied. | | Processor Intel®<br>QuickPath Interconnect<br>speeds not identical | Pause | The BIOS detects the error condition and responds as follows: | | | | <ul> <li>Adjusts all processor QPI frequencies to the lowest common<br/>denominator (highest common frequency).</li> </ul> | | | | - Logs the error into the SEL. | | | | - Alerts the Integrated BMC about the configuration error. | | | | - Does not disable the processor. | | | | <ul> <li>Displays "0195: Processor Ox Intel® QPI speed mismatch" message in the<br/>Error Manager.</li> </ul> | | | | <ul> <li>If POST Error Pause is disabled in Setup, continues to boot in a degraded<br/>state.</li> </ul> | | | | <ul> <li>If POST Error Pause is enabled in Setup, pauses the system, but can<br/>continue to boot if the operator directs.</li> </ul> | | Processor microcode | - | The BIOS detects the error condition and responds as follows: | | missing | | - Logs the error into the SEL. | | | | - Does not disable the processor. | | | | <ul> <li>Displays "8180: Processor 0x microcode update not found" message in<br/>the Error Manager or on the screen.</li> </ul> | | | | <ul> <li>The system continues to boot in a degraded state, regardless of the<br/>setting of POST Error Pause in Setup.</li> </ul> | #### 3.2.3 Intel® Hyper-Threading Technology (Intel® HT) If the installed processor supports the Intel<sup>®</sup> Hyper-Threading Technology, the BIOS Setup provides an option to enable or disable this feature. The default is enabled. The BIOS creates additional entries in the ACPI MP tables to describe the virtual processors. The SMBIOS Type 4 structure shows only the installed physical processors. It does not describe the virtual processors. Because some operating systems are not able to efficiently use the Intel<sup>®</sup> HT Technology, the BIOS does not create entries in the Multi-Processor Specification, Version 1.4 tables to describe the virtual processors. ### 3.2.4 Enhanced Intel SpeedStep\* Technology (EIST) If the installed processor supports Enhanced Intel SpeedStep® Technology, the BIOS Setup provides an option to enable or disable this feature. The default is enabled. #### 3.2.5 Intel® Turbo Boost Technology Intel<sup>®</sup> Turbo Boost Technology opportunistically and automatically allows the processor to run faster than the marked frequency if the part is operating below power, temperature, and current limits. If the processor supports this feature, the BIOS setup provides an option to enable or disable this feature. The default is enabled. #### 3.2.6 Execute Disable Bit Feature The Execute Disable Bit feature (XD bit) can prevent data pages from being used by malicious software to execute code. A processor with the XD bit feature can provide memory protection in one of the following modes: - Legacy protected mode if Physical Address Extension (PAE) is enabled. - Intel<sup>®</sup> 64 mode when 64-bit extension technology is enabled (Entering Intel<sup>®</sup> 64 mode requires enabling PAE). You can enable and disable the XD bit in the BIOS Setup. The default behavior is enabled. #### 3.2.7 Core Multi-Processing The BIOS setup provides the ability to selectively enable one or more cores. The default behavior is to enable all cores. This is done through the BIOS setup option for active core count. The BIOS creates entries in the Multi-Processor Specification, Version 1.4 tables to describe multi-core processors. #### 3.2.8 Direct Cache Access (DCA) Direct Cache Access (DCA) is a system-level protocol in a multi-processor system to improve I/O network performance, thereby providing higher system performance. The basic idea is to minimize cache misses when a demand read is executed. This is accomplished by placing the data from the I/O devices directly into the processor cache through hints to the processor to perform a data pre-fetch and install it in its local caches. The BIOS setup provides an option to enable or disable this feature. The default behavior is enabled. #### 3.2.9 Unified Retention System Support The server boards comply with Unified Retention System (URS) and Unified Backplate Assembly. The workstation board ships with Unified Backplate Assembly at each processor socket. The URS retention transfers load to the server boards via the Unified Backplate Assembly. The URS spring, captive in the heatsink, provides the necessary compressive load for the thermal interface material (TIM). All components of the URS heatsink solution are captive to the heatsink and only require a Phillips\* screwdriver to attach to the Unified Backplate Assembly. Refer to the following figure for the stacking order of URS components. The Unified Backplate Assembly is removable, allowing for the use of non-Intel<sup>®</sup> heatsink retention solutions. Figure 14. Unified Retention System and Unified Back Plate Assembly ### 3.3 Memory Subsystem The Intel® Xeon® Processor 5500 Series on the Intel® Workstation Board S5520SC are populated on CPU sockets. Each processor installed on the CPU socket has an integrated memory controller (IMC), which supports up to three DDR3 channels and groups DIMMs on the workstation into autonomous memory. #### 3.3.1 Memory Subsystem Nomenclature The nomenclature for DIMM sockets implemented in the Intel® Workstation Board S5520SC is represented in the following figures. - DIMMs are organized into physical slots on DDR3 memory channels that belong to processor sockets. - The memory channels for CPU 1 socket are identified as Channels A, B, and C. The memory channels for CPU 2 socket are identified as Channels D, E, and F. - The DIMM identifiers on the silkscreen on the board provide information about which channel / CPU Socket they belong to. For example, DIMM\_A1 is the first slot on Channel A of CPU 1 socket. DIMM\_D1 is the first slot on Channel D of CPU 2 Socket. - Processor sockets are self-contained and autonomous. However, all configurations in the BIOS setup, such as RAS, Error Management, and so forth, are applied commonly across sockets. The Intel® Workstation Board S5520SC supports six DDR3 memory channels (three channels per processor) with two DIMM slots per channel, thus supporting up to 12 DIMMs in a two- processor configuration. Refer to Figure 15 for the Intel® Workstation Board S5520SC DIMM slots arrangement. | Workstation Board | CPU Socket | DIMM Identifier | Channel / Slot | |--------------------------|------------|-----------------|-------------------| | Intel® Workstation Board | | A1 (Blue) | Channel A, Slot 0 | | S5520SC | | A2 (Black) | Channel A, Slot 1 | | | CPU 1 | B1 (Blue) | Channel B, Slot 0 | | | CPU I | B2 (Black) | Channel B, Slot 1 | | | | C1 (Blue) | Channel C, Slot 0 | | | | C2 (Black) | Channel C, Slot 1 | | | CPU 2 | D1 (Blue) | Channel D, Slot 0 | | | | D2 (Black) | Channel D, Slot 1 | | | | E1 (Blue) | Channel E, Slot 0 | | | | E2 (Black) | Channel E, Slot 1 | | | | F1 (Blue) | Channel F, Slot 0 | | Workstation Board | CPU Socket | DIMM Identifier | Channel / Slot | |-------------------|------------|-----------------|-------------------| | | | F2 (Black) | Channel F, Slot 1 | Figure 15. Intel® Workstation Board S5520SC DIMM Slots Arrangement ### 3.3.2 Supported Memory - Intel® Workstation Board S5520SC supports up to 12 DDR3 DIMMs with 1.5 V. - Intel<sup>®</sup> Workstation Board S5520SC supports Registered DDR3 DIMMs (RDIMMs), ECC or Non-ECC Unbuffered DDR3 DIMMs (UDIMMs). - Mixing of RDIMMs and UDIMMs is not supported. - UDIMMs can be ECC or non-ECC; if at least one non-ECC DIMM is present in the system, the system reverts to non-ECC mode. - Intel<sup>®</sup> Workstation Board S5520SC supports the following DIMM and DRAM technologies: - RDIMMs: - Single-, Dual-, and Quad-Rank - x 4 or x8 DRAM with 1 Gb and 2 Gb technology no support for 2 Gb DRAM based 2 GB or 4 GB RDIMMs - DDR3 1333 (Single- and Dual-Rank only), DDR3 1066, and DDR3 800 - UDIMMs: - Single- and Dual-Rank - x8 DRAM with 1 Gb or 2 Gb technology - DDR3 1333, DDR3 1066, and DDR3 800 #### 3.3.3 Support for Mixed-speed Memory Modules The BIOS supports memory modules of mixed speed by automatic selection of the fastest common frequency of all memory modules (DDR3 DIMM). ## 3.3.3.1 Processor Cores, QPI Links and DDR3 Channels Frequency Configuration The Intel® Xeon® 5500 series processor connects to other Intel® Xeon® 5500 series processors and Intel® 5520 IOH through the Intel® QPI link interface. The frequencies of the processor cores and the QPI links of Intel® Xeon® 5500 series processor are independent from each other. There are no gear-ratio requirements for the Intel® Xeon® Processor 5500 Series. Intel<sup>®</sup> 5520 IOH supports 4.8 GT/s, 5.86 GT/s, and 6.4 GT/s frequencies for the QPI links. During QPI initialization, the BIOS configures both endpoints of each QPI link to the same supportable speeds for the correct operation. During memory discovery, the BIOS arrives at a fastest common frequency that matches the requirements of all components of the memory system and then configures the DDR3 DIMMs for the fastest common frequency. In addition, rules in the following tables (Tables 3 and 4) also determine the global common memory system frequency. Table 3. Memory Running Frequency vs. Processor SKU | | | | DIMM Type | | | |-------------------------------------------|------|----------|-----------|-----------|------------------------------------------------------| | | | DDR3 800 | DDR3 1066 | DDR3 1333 | | | Processor Integrated | 800 | 800 | 800 | 800 | Memory Running Frequency (Hz) = | | Memory Controller<br>(IMC) Max. Frequency | 1066 | 800 | 1066 | 1066 | Fastest Common Frequency of Processor IMC and Memory | | (Hz) | 1333 | 800 | 1066 | 1333 | | **Table 4. Memory Running Frequency vs. Memory Population** | DIMM Type | DIMM | Memor | y Running Frequ<br>(Y/N) | iency | Command / | Ranks Per DIMM<br>SR: Single-Rank | Description | | |---------------|--------------------------|--------|--------------------------|---------|--------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--| | - Би и г турс | Populated Per<br>Channel | 800MHz | 1066MHz | 1333MHz | Address Rate | DR: Dual-Rank<br>QR: Quad-Rank | Description | | | RDIMM | 1 | Υ | Υ | Υ | 1N | SR or DR | All RDIMMs run at the fastest common<br>frequency of processor IMCs and installed<br>memory: 800 MHz, 1066 MHz, or 133 MHz | | | RDIMM | 1 | Υ | Y | N | 1N | QR Only | All RDIMMs run at 800 MHz or 1066 MHz<br>when Quad-Rank RDIMM installed in any<br>channel. | | | RDIMM | 2 | Υ | Y | N | 1N | SR. DR, or mixing<br>of SR and DR | All RDIMMs run at 800 MHz or 1066 MHz<br>when two RDIMMs (Single-Rank or Dual-<br>Rank) installed in the same channel. | | | RDIMM | 2 | Υ | N | N | 1N | QR only, or mixing<br>of SR and QR, or<br>mixing of DR and<br>QR | All RDIMMs run at 800 MHz when two<br>RDIMMs (either or both are Quad-Rank<br>RDIMMs) are installed in the same channel. | | | UDIMM | 1 | Υ | Υ | Υ | 1N | SR or DR | All UDIMMs run at fastest common frequency | | | DIMM Type | DIMM | Memor | y Running Frequ<br>(Y/N) | iency | Command / | Ranks Per DIMM<br>SR: Single-Rank | Description | | |------------------------|--------------------------|--------|--------------------------|---------|--------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|--| | ынн туре | Populated Per<br>Channel | 800MHz | 1066MHz | 1333MHz | Address Rate | DR: Dual-Rank<br>QR: Quad-Rank | резсприон | | | w/ or w/o ECC | | | | | | | of processor IMCs and installed memory: 800<br>MHz, 1066 MHz , or 1333 MHz | | | UDIMM<br>w/ or w/o ECC | 2 | Υ | Y | N | 2N | SR, DR, or mixing<br>of SR and DR | All UDIMMs run at 800 MHz or 1066 MHz when two UDIMMs (Single- or Dual-Rank) are installed in the same channel. | | <sup>1</sup>N: One clock cycle for the DRAM commands arrive at the DIMMs to execute. <sup>2</sup>N: Two clock cycles for the DRAM commands arrive at the DIMMs to execute. ## 3.3.4 Publishing System Memory - The BIOS displays the "Total Memory" of the system during POST if Quiet Boot is disabled in the BIOS Setup. This is the total size of memory discovered by the BIOS during POST, and is the sum of the individual sizes of installed DDR3 DIMMs in the system. - The BIOS also provides the total memory of the system in the BIOS setup (Main page and Advanced | Memory Configuration Page). This total is the same as the amount described by the previous bullet. - The BIOS displays the "*Effective Memory*" of the system in the BIOS Setup (Advanced | Memory Configuration Page). The term Effective Memory refers to the total size of all active DDR3 DIMMs (not disabled) and not being used as redundant units in Mirrored Channel Mode. - If Quiet Boot is disabled, the BIOS displays the total system memory on the diagnostic screen at the end of POST. This total is the same as the amount described by the first bullet. #### 3.3.4.1 Memory Reservation for Memory-mapped Functions A region of size 40 MB of memory below 4 GB is always reserved for mapping chipset, processor, and BIOS (flash) spaces as memory-mapped I/O regions. This region appears as a loss of memory to the operating system. This (and other) reserved regions are reclaimed by the operating system if PAE is enabled in the operating system. In addition to this memory reservation, the BIOS creates another reserved region for memory-mapped PCI Express\* functions, including a standard 64 MB or 256 MB of standard PC Express MMIO configuration space. This is based on the setup selection "Maximize Memory below 4GB". If this is set to "Enabled", the BIOS maximizes usage of memory below 4 GB, for an operating system without PAE capability, by limiting PCI Express\* Extended Configuration Space to 64 buses, rather that the standard 256 buses. #### 3.3.4.2 High-Memory Reclaim When 4 GB or more of physical memory is installed (physical memory is the memory installed as DDR3 DIMMs), the reserved memory is lost. However, the Intel<sup>®</sup> 5500/5520 I/O Hub provides a feature called *high-memory reclaim*, which allows the BIOS and the operating system to remap the lost physical memory into system memory above 4 GB (the system memory is the memory the processor can see). The BIOS always enables high-memory reclaim if it discovers installed physical memory equal to or greater than 4 GB. For the operating system, you can recover the reclaimed memory only if the PAE feature in the processor is supported and enabled. Most operating systems support this feature. For details, see your operating system's relevant manuals. ## 3.3.5 Memory Interleaving The Intel® Xeon® Processor 5500 Series supports the following memory interleaving mode: - Bank Interleaving Interleave cache-line data between participant ranks. - Channel Interleaving Interleave between the channel when not in Mirrored Channel Mode. - Socket Interleaving Interleaved memory can spread between both CPU sockets when NUMA mode is disabled, given both CPU sockets are populated and DDR3 DIMMs are installed in slots for both sockets. ### 3.3.6 Memory Test #### 3.3.6.1 Integrated Memory BIST Engine The Intel® Xeon® Processor 5500 series incorporate an integrated Memory Built-in Self Test (BIST) engine that is enabled to provide extensive coverage of memory errors at both the memory cells and the data paths emanating from the DDR3 DIMMs. The BIOS also uses the Memory BIST to initialize memory at the end of the memory discovery process. ### 3.3.7 Memory Scrub Engine The Intel® Xeon® Processor 5500 Series incorporates a memory scrub engine, which performs periodic checks on the memory cells, and identifies and corrects single-bit errors. Two types of scrubbing operations are supported: - Demand scrubbing Executes when an error is encountered during normal read/write of data. - Patrol scrubbing Proactively walks through populated memory space seeking soft errors. By default, the BIOS enables both demand scrubbing and patrol scrubbing. Demand scrubbing is not possible when memory mirroring is enabled. Therefore, if the memory is configured for mirroring, the BIOS disables it automatically. #### 3.3.8 Memory RAS #### 3.3.8.1 RAS Features The Intel® Workstation Board S5520SC supports the following memory channel modes: - Independent Channel Mode - Mirrored Channel Mode Provides Channel RAS feature These channel modes are used in conjunction with the standard Memory Test (Built-in Self-Test (BIST) and Memory Scrub engines to provide full RAS support. Channel RAS feature is supported only if both CPU sockets are populated and support the right population. For more information, refer to Section 3.3.9. ### 3.3.8.2 Independent Channel Mode In the Independent Channel mode, you can populate multiple channels on any channel in any order. The Independent Channel mode provides less RAS capability but better DIMM isolation in case of errors. Moreover, it allows the best interleave mode possible and thereby increases performance and thermal characteristics. Adjacent slots on a DDR3 Channel from the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 series do not need matching size and organization in independent channel mode. However, the speed of the channel is configured to the maximum common speed of the DIMMs. The Single Channel mode is established using the Independent Channel mode by populating the DIMM slots from Channel A. #### 3.3.8.3 Mirrored Channel Mode The Mirrored Channel mode is a RAS feature in which two identical images of memory channel data are maintained, providing maximum redundancy. On the Intel® Xeon® Processor 5500 series based Intel® Workstation Board, the mirroring is achieved across channels. Active channels hold the primary image and the other channels hold the secondary image of the system memory. The integrated memory controller in the Intel® Xeon® Processor 5500 series alternates between both channels for read transactions. Write transactions are issued to both channels under normal circumstances. The mirrored image is a redundant copy of the primary image; therefore, the system can continue to operate despite the presence of sporadic uncorrectable errors, resulting in 100% data recovery. In Mirrored Channel mode, channel A (or D) and channel B (or E) function as the mirrors, while Channel C (or F) is unused. The effective system memory is reduced by at least one-half. For example, if the system is operating in the Mirrored Channel mode and the total size of the DDR3 DIMMs is 2 GB, then the effective memory size is 1 GB because half of the DDR3 DIMMs are the secondary images. If Channel C (or F) is populated, the BIOS disables the Mirrored Channel mode. This is because the BIOS will always give preference to the maximization of memory capacity over memory RAS because RAS is an enhanced feature. The BIOS provides a setup option to enable mirroring if the current DIMM population is valid for the Mirrored Channel mode of operation. When memory mirroring is enabled, the BIOS attempts to configure the memory system accordingly. If the BIOS finds the DIMM population is unsuitable for mirroring, it falls back to the default Independent Channel mode with maximum interleaved memory. ### 3.3.9 Memory Population and Upgrade Rules Populating and upgrading the system memory requires careful positioning of the DDR3 DIMMs based on the following factors: Current RAS mode of operation - Existing DDR3 DIMM population - DDR3 DIMM characteristics - Optimization techniques used by the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series to maximize memory bandwidth In the Independent Channel mode, all the DDR3 channels operate independently. Slot to slot DIMM matching is not required across channels (for example, A1 and B1 do not have to match each other in terms of size, organization, and timing). DIMMs within a channel do not have to match in terms of size and organization, but they operate in the common frequency. Also, you can use the Independent Channel mode to support single DIMM configuration in channel A and in the Single Channel mode. You must observe and apply the following general rules when selecting and configuring memory to obtain the best performance or RAS (Reliability, Availability, and Serviceability) from the system. - 1. Mixing RDIMMs and UDIMMs is not supported. - 2. You must populate CPU1 socket first to enable and operate the CPU2 socket. - 3. When the CPU2 socket is empty, DIMMs populated in slots D1 through F2 are unusable. - 4. If both CPU sockets are populated but Channel A through Channel C is empty, the platform can still function with remote memory in Channels D through F. However, platform performance suffers latency due to remote memory. - 5. Must always start populating DDR3 DIMMs in the first slot on each memory channel (Memory slot A1, B1, C1, D1, E1, or F1). For example, if memory slot A1 is empty, slot A2 is not available. - 6. Must always populate the Quad-Rank DIMM starting with the first slot (Memory slot A1, B1, C1, D1, E1, or F1) on each memory channel. For example, when installing one Quad-Rank RDIMM with one Single- or Dual-Rank RDIMM in memory Channel A, you must populate the Quad-Rank RDIMM in slot A1. - 7. If an installed DDR3 DIMM has faulty or incompatible SPD data, it is ignored during memory initialization and is (essentially) disabled by the BIOS. If a DDR3 DIMM has no or missing SPD information, the slot in which it is placed is treated as empty by the BIOS. - 8. The memory operational mode is configurable at the channel level. The following two modes are supported: Independent Channel Mode and Mirrored Channel Mode. - 9. The BIOS selects the mode that enables all the installed memory by default. Since the Independent Channel Mode enables all the channels simultaneously, this mode becomes the default mode of operation. - 10. When only CPU1 socket is populated, the Mirrored Channel mode is selected only if DIMMs are populated to conform to that channel RAS mode. If it fails to comply with the population rule, then the BIOS configures the CPU1 socket to default to the Independent Channel mode. - 11. If both CPU sockets are populated and the installed DIMMs are associated with both CPU sockets, then you only select Mirrored Channel Mode if **both** the CPU sockets are populated to conform to that mode. If either or both sockets fail to comply with the population rule, the BIOS configures both the CPU sockets to default to the Independent Channel mode. - 12. DIMM parameters matching requirements for Mirrored Channel Mode are local to the CPU socket (for example, while CPU1 memory channels A, B, and C have one match of timing, technology and size, CPU 2 memory Channels D, E, and F can have a different match of the parameters, and channel RAS still functions). - 13. The Minimal memory population possible is {DIMM\_A1}. In this configuration, the system operates in the Independent Channel Mode. Mirrored Channel Mode is not possible. - 14. The minimal population upgrade recommended for enabling CPU 2 socket is {DIMM\_A1 and DIMM\_D1}. In this configuration, only the Independent Channel mode is supported. - 15. In the Mirrored Channel mode, memory population on Channel A and B should be identical, including across adjacent slots on the channels, memory population on channels D and E should be identical, including across adjacent slots on the channels. The DIMMs on successive slots are not required to be identical and can have different sizes and/or timings, but the overall channel timing reduces according to the slowest DIMM. If channels A and B are not identical or channels D and E are not identical, the BIOS selects default Independent Channel Mode. - 16. If Channel C or F is not empty, the BIOS disables the Mirrored Channel Mode. - 17. When only CPU1 socket is populated, minimal population upgrade for Mirrored Channel Mode is {DIMM\_A1 and DIMM\_B1}. DIMM\_A1 and DIMM\_B1 must be identical, or will fall back to Independent Channel Mode. - 18. When both CPU sockets are populated, minimal population upgrade for the Mirrored Channel Mode is {DIMM\_A1, DIMM\_B1, DIMM\_D1, DIMM\_E1}. DIMM\_A1 and DIMM\_B1 as a pair must be identical, and so must DIMM\_D1 and DIMM\_E1 as a pair. The DIMMs on different CPU sockets need not be identical in size and/or sizing, although overall channel timing reduces according to the slowest DIMM. ## 3.3.10 Supported Memory Configuration #### 3.3.10.1 Supported Memory Configurations The following sections describe the memory configurations supported and validated on the Intel® Workstation Board S5520SC. ### 3.3.10.1.1 Levels of support The Intel® Workstation Board S5520SC supports the following categories of memory configurations: - Supported These configurations were verified by Intel to work but only limited validation was performed. Not all possible DDR3 DIMM configurations were validated due to the large number of possible configuration combinations. Supported configurations are highlighted in light gray in Tables 5 and 6. - Validated These configurations received broad validation by Intel. Intel can provide customers with information on specific configurations that were validated. Validated configurations are highlighted in dark gray in Tables 5 and 6. The following is a description of the columns in Tables 5 and 6: ■ X – Indicates the DIMM is populated. - M Indicates whether the configuration supports the Mirrored Channel mode of operation. It is one of the following: **Y** indicating Yes; **N** indicating No. - N Identifies the total number of DIMMs that constitute the given configuration. **Table 5. Supported DIMM Population under the Dual Processors Configuration** | # | N | | CPU | 1 Socket | : = Popul | ated | | | CPU | 2 Socket | := Popul | ated | | М | |----|----|----|-----|----------|-----------|------|----|----|-----|----------|----------|------|----|---| | # | IN | A1 | A2 | B1 | B2 | C1 | C2 | D1 | D2 | E1 | E2 | F1 | F2 | M | | 1 | 1 | Χ | | | | | | | | | | | | N | | 2 | 2 | Χ | Χ | | | | | | | | | | | N | | 3 | 2 | Χ | | Χ | | | | | | | | | | N | | 4 | 2 | Χ | | | | | | Χ | | | | | | N | | 5 | 3 | Χ | | Χ | | Χ | | | | | | | | N | | 6 | 3 | Χ | Χ | Χ | | | | | | | | | | N | | 7 | 3 | Χ | | Χ | | | | Χ | | | | | | N | | 8 | 4 | Χ | Χ | Χ | | Χ | | | | | | | | N | | 9 | 4 | Χ | | Χ | | | | Χ | | X | | | | Υ | | 10 | 6 | Χ | Χ | Χ | Х | | | Χ | | X | | | | Υ | | 11 | 6 | Χ | | Χ | | Χ | | Χ | | Х | | Χ | | N | | 12 | 7 | Χ | Χ | Χ | Χ | | | Χ | X | X | | | | N | | 13 | 8 | Χ | Χ | Χ | Х | | | Χ | Х | Х | Χ | | | Υ | | 14 | 8 | Χ | Χ | Χ | | Χ | | Χ | Χ | Χ | | Χ | | N | | 15 | 9 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Χ | | Χ | | N | | 16 | 12 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | N | **Table 6. Supported DIMM Population under the Single Processor Configuration** | 44 | N CPU1 Socket = Populated | | | | | | | CPU2 Socket = Empty | | | | | | М | |----|---------------------------|----|----|----|----|-----------|----|---------------------|----|----|----|----|----|---| | # | IN | A1 | A2 | B1 | B2 | <b>C1</b> | C2 | D1 | D2 | E1 | E2 | F1 | F2 | M | | 1 | 1 | Χ | | | | | | | | | | | | N | | 2 | 2 | Х | Χ | | | | | | | | | | | N | | 3 | 2 | X | | Х | | | | | | | | | | Υ | | 4 | 3 | Х | | Х | | Χ | | | | | | | | N | | 5 | 4 | X | Χ | Х | | Χ | | | | | | | | N | | 6 | 4 | Х | Χ | Х | Χ | | | | | | | | | Υ | | 7 | 6 | Х | Χ | Х | Χ | Χ | Х | | | | | | | N | **Note:** The generic principles and guidelines described in the previous sections also apply to Tables 5 and 6. ## 3.3.11 Memory Error Handling The BIOS classifies memory errors into the following categories: - **Correctable ECC errors**: This correction could be the result of an ECC correction, a successfully retried memory cycle, or both. - Unrecoverable/Fatal ECC Errors: The ECC engine detects these errors but cannot correct them. - Address Parity Errors: An Address Parity Error is logged as such in the SEL, but in all other ways, is treated the same as an Uncorrectable ECC Error. ### 3.4 ICH10R The ICH10R provides extensive I/O support. Functions and capabilities include: - PCI Express\* Base Specification, Revision 1.1 support - PCI Local Bus Specification, Revision 2.3 support for 33-MHz PCI operations (supports up to four REQ#/GNT# pairs) - ACPI Power Management Logic Support, Revision 3.0a - Enhanced DMA controller, interrupt controller, and timer functions - Integrated Serial ATA host controllers with independent DMA operation on up to six ports and AHCI support - USB host interface with support for up to 12 USB ports; six UHCI host controllers; and two EHCI high-speed USB 2.0 host controllers - Integrated 10/100/1000 Gigabit Ethernet MAC with System Defense - System Management Bus (SMBus) Specification, Version 2.0, with additional support for I<sup>2</sup>C devices - Low-Pin Count (LPC) interface support - Firmware Hub (FWH) interface support - Serial Peripheral Interface (SPI) support ### 3.4.1 Serial ATA Support The ICH10R has an integrated Serial ATA (SATA) controller that supports independent DMA operation on six ports and supports data transfer rates of up to 3.0 Gb/s. The six SATA ports on the workstation board are numbered SATA-0 through SATA-5. You can enable/disable the SATA ports and/or configure them by accessing the BIOS Setup utility during POST. ## 3.4.1.1 Intel<sup>®</sup> Embedded Server RAID Technology II Support The Intel® Embedded Server RAID Technology II (Intel® ESRTII) feature provides RAID modes 0, 1, and 10. If RAID 5 is needed with Intel® ESRTII, you must install the optional Intel® RAID Activation Key AXXRAKSW5 accessory. You must place this activation key on the SATA Software RAID 5 connector located on the Intel® Workstation Board S5520SC. For installation instructions, see the documentation accompanying the workstation board and the activation key. When Intel<sup>®</sup> Embedded Server RAID Technology II of the SATA controller is enabled, enclosure management is provided through the SATA\_SGPIO connector on the workstation board when a cable is attached between this connector and the backplane or I<sup>2</sup>C interface. For the locations of Intel<sup>®</sup> RAID Activation Key connector and SATA SGPIO connector, refer to Figure 2. Major Board Components. Intel® Embedded Server RAID Technology II functionality requires the following items: - ICH10R I/O Controller Hub - Software RAID option is selected on BIOS menu for SATA controller - Intel<sup>®</sup> Embedded Server RAID Technology II Option ROM - Intel® Embedded Server RAID Technology II drivers, most recent revision - At least two SATA hard disk drives ## 3.4.1.1.1 Intel® Embedded Server RAID Technology II Option ROM The Intel® Embedded Server RAID Technology II for SATA Option ROM provides a pre-operating system user interface for the Intel® Embedded Server RAID Technology II implementation and provides the ability to use an Intel® Embedded Server RAID Technology II volume as a boot disk and detect any faults in the Intel® Embedded Server RAID Technology II volume(s). ### 3.4.1.2 Onboard SATA Storage Mode Matrix **Table 7. Onboard SATA Storage Mode Matrix** SW RAID = Intel® Embedded Server RAID Technology II (ESRTII) | Storage<br>Controller | Storage Mode* | Description | RAID Types and Levels<br>Supported | Driver | RAID<br>Management<br>Software | RAID<br>Software<br>User's Guide | Compatible<br>Backplane | |------------------------|---------------|-------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------------------------------------|--------------------------------|-------------------------------------|-------------------------| | | Enhanced | 6 SATA ports at<br>Native mode | N/A | Chipset driver or<br>Operating System<br>embedded | N/A | N/A | | | | | | | Broad OS Support | | | | | Onboard SATA | Compatibility | 6 SATA ports: port 0,<br>1, 2, 3 at IDE Legacy<br>mode, port 4, 5 at<br>Native mode | N/A | Chipset driver or<br>Operating System<br>embedded<br>Broad OS Support | N/A | N/A | AXX6DRV3GR, | | Controller<br>(ICH10R) | AHCI | 6 SATA ports using<br>the Advanced Host<br>Controller Interface | N/A | AHCI driver or<br>Operating System<br>embedded | N/A | N/A | AXX4DRV3GR | | | | controller litter face | | Broad OS Support | | | | | | | | SW RAID 0/1/10 | ESRTII Driver | | | | | | SW RAID | 6 SATA Ports | standard | Microsoft | Intel® RAID Web | Intel <sup>®</sup> RAID<br>Software | | | | JW ITAID | O SAIAT OILS | SW RAID 5 with optional AXXRAKSW5 | Windows* and selected Linux* Versions only | Console 2 | User's Guide | | <sup>\*</sup> Select in BIOS Setup: "SATA Mode" Option on Advanced | Mass Storage Controller Configuration Screen ### 3.4.2 USB 2.0 Support The USB controller functionality integrated into the ICH10R provides the workstation board with an interface for up to 10 USB 2.0 ports. All ports are high-speed, full-speed, and low-speed capable. - Four external connectors are located on the back edge of the workstation board. - Two internal 2x5 headers (J1D1 and J1D4) are provided; each is capable of supporting two optional USB 2.0 ports. - One internal USB port type A connector (J1H2) is provided to support the installation of a USB device inside the server chassis. - One internal low-profile 2x5 header (J1D3) is provided to support a low-profile USB Solid State Drive. **Note:** Each USB port supports a maximum 500 mA current. Only supports up to eight USB ports to draw maximum current concurrently. ## 3.5 PCI Subsystem The primary I/O buses for the Intel® Workstation Board S5520SC are PCI, PCI Express\* Gen1, and PCI Express\* Gen2 with six independent PCI bus segments. PCI Express\* Gen1 and Gen2 are dual-simplex point-to point serial differential low-voltage interconnects. A PCI Express\* topology can contain a Host Bridge and several endpoints (I/O devices). The signaling bit rate is 2.5 Gbit/s one direction per lane for Gen1 and 5.0 Gbit/s one direction per lane for Gen2. Each port consists of a transmitter and receiver pair. A link between the ports of two devices is a collection of lanes (x1, x2, x4, x8, x16, and so forth) All lanes within a port must transmit data using the same frequency. The PCI buses comply with the *PCI Local Bus Specification*, Revision 2.3. The following tables list the characteristics of the PCI bus segments. Details about each bus segment follow the table. Table 8. Intel® Workstation Board S5520SC PCI Bus Segment Characteristics | PCI Bus Segment | Voltage | Width | Speed | Туре | PCI I/O Card Slots | |--------------------|---------|--------|----------|----------|----------------------------------------------| | PCI32 | 5 V | 32 bit | 33 MHz | PCI | PCI Slot 1; | | ICH10R | | | | | IEEE 1394a Controller; | | PE1, PE2, PE3, PE4 | 3.3 V | X4 | 10 Gb/s | PCI | x4 PCI Express* Gen1 throughput to Slot 2 | | ICH10R PCI | | | | Express* | (x8 Mechanically) and SAS Module Slot | | Express* Ports | | | | Gen1 | (Default to Slot 2, and switch to SAS Module | | | | | | | slot when Intel® SAS Entry RAID Module | | | | | | | AXX4SASMOD is detected) | | PE5 | 3.3 V | X1 | 2.5 Gb/s | PCI | x1 PCI Express* Gen1 throughput to | | ICH10R PCI | | | | Express* | onboard Integrated BMC | | Express* Port | | | | Gen1 | | | PE6<br>ICH10R PCI<br>Express* Port | 3.3 V | X1 | 2.5 Gb/s | PCI<br>Express*<br>Gen1 | x1 PCI Express* Gen 1 throughput to Slot 3 (x4 Mechanically) | |----------------------------------------------------------|-------|-----|----------|-------------------------|---------------------------------------------------------------| | PE1, PE2<br>5520 IOH PCI<br>Express* Ports | 3.3 V | х4 | 20 Gb/s | PCI<br>Express*<br>Gen2 | x4 PCI Express* Gen2 throughput to<br>onboard NIC (82575EB) | | PE3, PE4, PE5, PE6<br>5520 IOH PCI<br>Express* Ports | 3.3 V | X16 | 80 Gb/S | PCI<br>Express*<br>Gen2 | x16 PCI Express* Gen2 throughput to Slot 6 (x16 Mechanically) | | PE7, PE8, PE9,<br>PE10<br>5520 IOH PCI<br>Express* Ports | 3.3 V | X16 | 80 Gb/S | PCI<br>Express*<br>Gen2 | x16 PCI Express* Gen2 throughput to Slot 4 (x16 Mechanically) | ## 3.6 Intel® SAS Entry RAID Module AXX4SASMOD (Accessory) The Intel® Workstation Board provides a Serial Attached SCSI (SAS) module slot (J2J1) for the installation of an optional Intel® SAS Entry RAID Module AXX4SASMOD. Once the optional Intel® SAS Entry RAID Module AXX4SASMOD is detected, the x4 PCI Express\* links from the ICH10R to Slot 2 (x8 mechanically, x4 electrically) switches to the SAS module slot. The Intel® SAS Entry RAID Module AXX4SASMOD includes a SAS1064e controller that supports x4 PCI Express\* link widths and is a single-function PCI Express\* end-point device. The SAS controller supports the SAS protocol as described in the Serial Attached SCSI Standard, version 1.0, and also supports SAS 1.1 features. A 32-bit external memory bus off the SAS1064e controller provides an interface for Flash ROM and NVSRAM (Non-volatile Static Random Access Memory) devices. The Intel® SAS Entry RAID Module AXX4SASMOD provides four SAS connectors that support up to four hard drives with a non-expander backplane or up to eight hard drives with an expander backplane. The Intel® SAS Entry RAID Module AXX4SASMOD also provides a SGPIO (Serial General Purpose Input / Output) connector and a SCSI Enclosure Services (SES) connector for backplane drive LED control. **Warning!**: Either the SGPIO or the SES connector supports backplane drive LED control. Do not connect both SGPIO and SES connectors at the same time. Figure 16. Intel® SAS Entry RAID Module AXX4SASMOD Component and Connector Layout ## 3.6.1 SAS RAID Support The BIOS Setup Utility provides drive configuration options on the Advanced | Mass Storage Controller Configuration setup page for the Intel® SAS Entry RAID Module AXX4SASMOD, some of which affect the ability to configure RAID. The "Intel® SAS Entry RAID Module" option is enabled by default once the Intel® SAS Entry RAID Module AXX4SASMOD is present. When enabled, you can set the "Configure Intel® SAS Entry RAID Module" to either "LSI\* Integrated RAID" or "Intel® ESRTII" mode. ### Table 9. Intel® SAS Entry RAID Module AXX4SASMOD Storage Mode SW RAID = Intel® Embedded Server RAID Technology II (ESRTII) IT/IR RAID = IT/IR RAID, Entry Hardware RAID | Storage<br>Mode* | Description | RAID Types and Levels<br>Supported | Driver | RAID<br>Management<br>Software | RAID Software<br>User's Guide | Compatible<br>Backplane | |------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------|------------------------------------------| | IT/IR RAID | 4 SAS Ports Up to 10 SAS or SATA drives via expander backplanes | Native SAS pass through<br>mode without RAID<br>function. Entry Hardware RAID. - RAID 1 (IM mode) - RAID 10/10E (IME<br>mode) - RAID 0 (IS Mode) | SAS MPT<br>driver (Fully<br>open-<br>source<br>driver)<br>Broad OS<br>support. | Intel <sup>®</sup> RAID Web<br>Console 2 | IT/IR RAID<br>Software<br>User's Guide | AXX6DRV3GR<br>AXX4DRV3GR<br>AXX6DRV3GEXP | | SW RAID | 4 SAS Ports Up to 8 SAS or SATA drives via expander backplanes | SW RAID 0/1/10 standard<br>SW RAID 5 with optional<br>AXXRAKSW5 | ESRTII<br>Driver | Intel <sup>®</sup> RAID Web<br>Console 2 | Intel <sup>®</sup> RAID<br>Software<br>User's Guide | AXX4DRV3GEXP | <sup>\*</sup>Select in BIOS Setup: "Configure Intel® SAS Entry RAID" Option on Advanced | Mass Storage Controller Configuration Screen #### 3.6.1.1 IT/IR RAID Mode Supports entry hardware RAID 0, RAID 1, and RAID 1E and native SAS pass through mode. #### 3.6.1.2 Intel® ESRTII Mode The Intel® Embedded Server RAID Technology II (Intel® ESRTII) feature provides RAID modes 0, 1, and 10. If RAID 5 is needed with Intel® ESRTII, you must install the optional Intel® RAID Activation Key AXXRAKSW5 accessory. This activation key is placed on the SAS Software RAID 5 connector located on the Intel® SAS Entry RAID Module AXX4SASMOD. For installation instructions, see the documentation included with the SAS Module AXX4SASMOD and the activation key. When Intel® Embedded Server RAID Technology II is enabled with the SAS Module AXX4SASMOD, enclosure management is provided through the SAS\_SGPIO or SES connector on the SAS Module AXX4SASMOD when a cable is attached between this connector and the backplane or I<sup>2</sup>C interface. ## 3.7 Baseboard Management Controller The Intel® Workstation Board has an integrated BMC controller based on ServerEngines\* Pilot II. The BMC controller is provided by an embedded ARM9 controller and associated peripheral functionality required for IPMI-based server management. The following is a summary of the BMC management hardware features used by the BMC: - 250 MHz 32-bit ARM9 Processor - Memory Management Unit (MMU) - Two 10/100 Ethernet Controllers with NC-SI support - 16-bit DDR2 667 MHz interface - Dedicated RTC - 12 10-bit ADCs - Eight Fan Tachometers - Four PWMs - Battery-backed Chassis Intrusion I/O Register - JTAG Master - Six I<sup>2</sup>C interfaces - General-purpose I/O Ports (16 direct, 64 serial) Additionally, the BMC integrates a super I/O module with the following features: - Keyboard style/BT interface - Two 16550-compatible serial ports - Serial IRQ support - 16 GPIO ports (shared with the BMC) - LPC to SPI bridge for system BIOS support • SMI and PME support The BMC also contains an integrated KVMS subsystem and graphics controller with the following features: - USB 2.0 for Keyboard, Mouse, and Storage devices - USB 1.1 interface for legacy PS/2 to USB bridging. - Hardware Video Compression for text and graphics - Hardware encryption - 2D Graphics Acceleration - DDR2 graphics memory interface - Up to 1600x1200 pixel resolution - PCI Express\* x1 support Figure 17. Integrated BMC Hardware #### 3.7.1 BMC Embedded LAN Channel The BMC hardware includes two dedicated 10/100 network interfaces. <u>Interface 1:</u> This interface is available from either of the available NIC ports in system that can be shared with the host. Only one NIC may be enabled for management traffic at any time. The default active interface is onboard NIC1. <u>Interface 2:</u> This interface is available from Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3), which is a dedicated management NIC and not shared with the host. For these channels, you can enable support for IPMI-over-LAN and DHCP. For security reasons, embedded LAN channels have the following default settings: IP Address: StaticAll users disabled You cannot place IPMI-enabled network interfaces on the same subnet. This includes the Intel RMM3's onboard network interface and either of the BMC's embedded network interfaces. #### 3.8 Serial Ports The workstation board provides two serial ports: an external RJ-45 serial port and an internal DH-10 serial header. The rear RJ-45 serial A port is a fully-functional serial port that can support any standard serial device. To allow support for either of the two serial port configuration standards, you must appropriately configure a jumper block (J4B2) according to the needed standard. For serial devices that require a DCD signal, you must configure the jumper block with the serial port jumper over pins 2 and 3. For serial devices that require a DSR signal (Default), you must configure the jumper block with the serial port jumper over pins 1 and 2. Note: By default, the rear RJ-45 serial port is configured to support a DSR signal. **Table 10. Serial A Port Configuration Jumper Pin-out** | Pins | What happens at system reset | |------|-----------------------------------------------------------------| | 1-2 | Rear RJ-45 Serial A port is configured for DSR to DTR (default) | | 3-4 | Rear RI-45 Serial A port is configured for DCD to DTR | For applications that require a DB9 serial connector, you must use an 8-pin RJ45-to-DB9 adapter (*Accessory AXXRJ45DB92*). The following table provides the pin-out required for the adapter to provide RS232 support. Table 11. Rear Serial A Port RJ-45 to DB9 Pin-out | RJ-45 Pins | Signal | Abbreviation | DB9 pins | |------------|---------------------|--------------|----------| | 1 | Request to Send | RTS | 7 | | 2 | Data Terminal Ready | DTR | 4 | | 3 | Transmitted Data | TD | 3 | | 4 | Signal Ground | SGND | 5 | | 5 | Ring Indicator | RI | 9 | | 6 | Received Data | RD | 2 | |---|---------------|---------|-------------------| | 7 | DCD or DSR | DCD/DSR | 1 or 6 (see note) | | 8 | Clear To Send | CTS | 8 | **Note:** The RJ45-to-DB9 adapter should match the configuration of the serial device used. One of two pin-out configurations is used, depending on whether the serial device requires a DSR or DCD signal. The final adapter configuration should also match the desired pin-out of the RJ-45 connector, as you can also configure it to support either DSR or DCD. Serial B is an optional port that is accessed through a 9-pin internal DH-10 header. You can use a standard DH-10 to DB9 cable to direct serial B to the rear of a chassis. The serial B interface follows the standard RS232 pin-out as defined in the following table. Pins Serial Port B Header Pin-out Signal Name DCD 2 DSR 3 RX4 **RTS** 5 TX $\cap$ CTS 6 7 008 DTR 8 RΙ GND 9 Table 12. Serial B Header Pin-out ## 3.9 Floppy Disk Controller The Intel® Workstation Board S5520SC does not support a floppy disk controller interface. However, the system BIOS recognizes USB floppy devices. # 3.10 Keyboard and Mouse Support The Intel® Workstation Board S5520SC does not support PS/2\* interface keyboards and mice. However, the system BIOS recognizes USB Specification-compliant keyboards and mice. # 3.11 Video Support The Intel® Workstation Board S5520SC integrated BMC includes a 2D SVGA video controller and 8 MB video memory. The 2D SVGA subsystem supports a variety of modes, up to 1600 x 1200 resolution in 8/16 bpp. It also supports both CRT and LCD monitors with up to a 85-Hz vertical refresh rate. You access onboard video using an optional accessory cable (*FXXSCVDCBL*), which provides a standard 15-pin VGA connector. You can disable the onboard video controller using the BIOS Setup Utility or when an add-in video card is detected. The system BIOS provides the option for Dual Monitor Video operation when an add-in video card is configured in the system. #### 3.11.1 Video Modes The integrated video controller supports all standard IBM\* VGA modes. The following table shows the 2D modes supported for both CRT and LCD. 2D Video Mode Support 2D Mode 16 bpp 8 bpp 24 bpp 32 bpp Supported Supported Supported Supported 640 x 480 60, 72, 75, 85 60, 72, 75, 85 60, 72, 75, 85 60, 72, 75, 85 Refresh Rate (Hz) Supported Supported Supported Supported 800 x 600 56, 60, 72, 75, 85 56, 60, 72, 75, 85 56, 60, 72, 75, 85 56, 60, 72, 75, 85 Refresh Rate (Hz) Supported Supported Supported Supported 1024 x 768 60, 70, 75, 85 60, 70, 75, 85 60, 70, 75, 85 60, 70, 75, 85 Refresh Rate (Hz) Supported Supported Supported N/A 1152 x 864 N/A 75 75 75 Refresh Rate (Hz) Supported Supported N/A Supported 1280 x 1024 60, 75, 85 60, 75, 85 60 NA Refresh Rate (Hz) N/A Supported Supported Supported 1440 x 900 60 60 60 NA Refresh Rate (Hz) N/A Supported Supported N/A 1600 x 1200 60.65,70,75,85 60.65,70 N/A N/A Refresh Rate (Hz) Table 13. Video Modes #### 3.11.2 Dual Video The BIOS supports single- and dual-video modes. The dual-video mode is enabled by default. - In single mode, the onboard video controller is disabled when an add-in video card is detected. - In dual mode (enable "Dual Monitor Video" in BIOS setup), the onboard video controller is enabled and is the primary video device. The add-in video card is allocated resources and considered the secondary video device. - The BIOS Setup utility provides options on Advanced | PCI Configuration Screen to configure the feature as follows: | Onboard Video | Enabled (default) | | | |--------------------|--------------------|----------------------------------------------|--| | Oliboard video | Disabled | | | | | Enabled | Shaded if onboard video is set to "Disabled" | | | Dual Monitor Video | Disabled (Default) | | | ### 3.11.3 Graphics Card Population Guide **Table 14. Graphics Card Population** | Compatible Intel® Server Chassis | Graphics Card Support | | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Intel® Server Chassis SC5600BASE | One graphics card with maximum 150-W power in PCI Express* slot 6 | | | Intel® Server Chassis SC5650WS | One graphics card with maximum 300-W power in PCI Express* slot 6, or up to two graphics cards with maximum 150-W power in PCI Express* slots 4 and 6. Keep PCI Express* Slot 3 empty for optimal air flow when populating a graphics card in PCI Express* slot 4. | | #### Note: Please follow the installation guide accompanying your graphics card for the power connection. Graphics cards with power greater than 75-W must be self-cooled with exhaust out the back of the chassis. ## 3.12 Network Interface Controller (NIC) The Intel® Workstation Board S5520SC provide dual onboard LAN ports with support for 10/100/1000 Mbps operation. The two LAN ports are based on the onboard Intel® 82575EB controller, which is a single, compact component with two fully integrated GbE Media Access Control (MAC) and Physical Layer (PHY) ports. The Intel® 82575EB controller provides a standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, and 802.3ab) and is capable of transmitting and receiving data at rates of 1000 Mbps, 100 Mbps, or 10 Mbps. Each network interface controller (NIC) port provides two LEDs: - Link / activity LED (at the left of the connector): Indicates network connection when on, and transmit / receive activity when blinking. - The speed LED (at the right of the connector) indicates 1000-Mbps operation when amber; 100-Mbps operation when green; and 10-Mbps when off. The following table provides an overview of the LEDs. Table 15. Onboard NIC Status LED | Link / Activity ———————————————————————————————————— | | | | |------------------------------------------------------|-----------|-----------------------------|--| | LED Color | LED State | NIC State | | | Green (Left) | On | Active Connection | | | dieen (cert) | Blinking | Transmit / Receive activity | | | | Off | 10 Mbps | | | Off / Green / Amber (Right) | Green | 100 Mbps | | | | Amber | 1000 Mbps | | Revision 1.1 Intel order number: E39530-005 #### 3.12.1 MAC Address Definition Each Intel® Workstation Board S5520SC has the following four MAC addresses assigned to it at the Intel factory. - NIC 1 MAC address - NIC 2 MAC address is assigned the NIC 1 MAC address +1 - BMC LAN Channel MAC address is assigned the NIC 1 MAC address +2 - Intel® Remote Management Module 3 (Intel® RMM3) MAC address is assigned the NIC 1 MAC address +3 During the manufacturing process, each workstation board has a white MAC address sticker placed on the top of the NIC 1 port. The sticker displays the NIC 1 MAC address and Intel<sup>®</sup> RMM3 MAC address in both bar code and alphanumeric formats. ### 3.13 Audio Codec The workstation board supports the Intel® High Definition audio subsystem based on the Realtek\* ALC889 audio codex. The feature list for the ALC889 is as follows: - High-performance DACs with 108dB signal-to-noise ratio (A-weighting) - High-performance ADCs with 104dB signal-to-noise ration (A-weighting) - Meets Microsoft\* WLP3.0x and future WLP4.0 Premium audio requirements - Ten DAC channels support 16/20/24-bit PCM format for 7.1 sound playback plus two channels of concurrent independent stereo sound output (multiple streaming) through the front panel output - Three stereo ADCs support 16/20/24-bit PCM format, multiple stereo recording - All DACs support 44.1k/48k/88.2k/96k/192kHz sample rates - All ADCs support 44.1k/48k/88.2k/96k/192kHz sample rates - Primary 16/20/24-bit S/PDIF-OUT supports 32k/44.1k/48k/88.2k/96k/192kHz sample rates - Supports 44.1k/48k/96kHz ADAT digital output (Pin shared with S/PDIF-OUT) - All analog jacks are stereo input and output re-tasking - High-quality analog differential CD input - Supports external PCBEEP input and built-in digital BEEP generator - Up to four channels of microphone array input are supported for AEC/BF applications - Two jack detection pins, each designed to detect up to four plugged-in jacks - Supports analog GPIO2 for jack detection of CD input, which is used as a 9<sup>th</sup> analog port - Supports legacy analog mixer architecture - Three GPIOs (General Purpose Input and Output) for customized applications - Supports mono and stereo digital microphone interfaces (pins shared with GPIO0 and GPIO1) - Hardware Zero-Detect output volume control - 1 dB per step output volume and input volume control The Intel® Workstation Board S5520SC provides one external audio connections through the rear I/O and supports the following audio connection inside the chassis. - 2x5-pin Audio Header (J8A1) - 3-pin S/PDIF Out Header (J4C1) ## 3.14 IEEE 1394a Support The Intel® Workstation Board S5520SC provides two IEEE 1394a ports via a Texas Instruments\* TSB43AB22A: an external 6-pin IEEE 1394a port through rear I/O panel and an internal 2x5 pin IEEE 1394a port. Both of the 1394 ports are capable of transferring data between the 32-bit/33-MHz PCI bus and the 1394 bus at 100M bits/s, 200M bits/s, and 400M bits/s. The feature list for the Texas Instruments\* TSB43AB22A is as follows: - Fully compliant with provisions of IEEE Std 1394-1995 for a high-performance serial bus and IEEE Std 1394a-2000 - Fully interoperable with FireWire and i.LINK implementations of IEEE Std 1394 - Compliant with Intel Mobile Power Guideline 2000 - Full IEEE Std 1394a-2000 support includes: connection debounce, arbitrated short reset, multi-speed concatenation, arbitration acceleration, fly-by concatenation, and port disable/suspend/resume - Power-down features to conserve energy in battery-powered applications include: automatic device power down during suspend, PCI power management for link-layer, and inactive ports powered down - Ultralow-power sleep mode - Two IEEE Std 1394a-2000 fully compliant cable ports at 100M bits/s, 200M bits/s, and 400M bits/s - Cable ports monitor line conditions for active connection to remote node - Cable power presence monitoring - Separate cable bias (TPBIAS) for each port - 1.8-V core logic with universal PCI interfaces compatible with 3.3-V and 5-V PCI signaling environments - Physical write posting of up to three outstanding transactions - PCI burst transfers and deep FIFOs to tolerate large host latency - PCI CLKRUN protocol - External cycle timer control for customized synchronization - Extended resume signaling for compatibility with legacy DV components - PHY-Link logic performs system initialization and arbitration functions - PHY-Link encode and decode functions included for data-strobe bit level encoding - PHY-Link incoming data resynchronized to local clock - Low-cost 24.576-MHz crystal provides transmit and receive data at 100M bits/s, 200M bits/s, and 400M bits/s - Node power class information signaling for system power management - Serial ROM interface supports 2-wire serial EEPROM devices - Two general-purpose I/Os - Register bits provide software control of contender bit, power class bits, link active control bit, and IEEE Std 1394a-2000 features - Fabricated in advanced low-power CMOS process - PCI and CardBus register support - Isochronous receive dual-buffer mode - Out-of-order pipelining for asynchronous transmit requests - Register access fail interrupt when the PHY SCLK is not active - PCI power-management D0, D1, D2, and D3 power states - Initial bandwidth available and initial channels available registers - PME support per 1394 Open Host Controller Interface Specification ## 3.15 Trusted Platform Module (TPM) #### 3.15.1 Overview Trusted Platform Module (TPM) is a hardware-based security device that addresses the growing concern on boot process integrity and offers better data protection. TPM protects the system start-up process by ensuring it is tamper-free before releasing system control to the operating system. A TPM device provides secured storage to store data, such as security keys and passwords. In addition, a TPM device has encryption and hash functions. The Intel<sup>®</sup> Workstation Board S5520SC implements TPM as per TPM PC Client specifications revision 1.2 by the Trusted Computing Group (TCG). A TPM device is affixed to the motherboard of the server and is secured from external software attacks and physical theft. A pre-boot environment, such as the BIOS and operating system loader, uses the TPM to collect and store unique measurements from multiple factors within the boot process to create a system fingerprint. This unique fingerprint remains the same unless the pre-boot environment is tampered with. Therefore, it is used to compare to future measurements to verify the integrity of the boot process. After the BIOS completes the measurement of its boot process, it hands off control to the operating system loader and in turn to the operating system. If the operating system is TPM-enabled, it compares the BIOS TPM measurements to those of previous boots to make sure the system was not tampered with before continuing the operating system boot process. Once the operating system is in operation, it optionally uses TPM to provide additional system and data security (for example, Microsoft Vista\* supports Bitlocker drive encryption). ## 3.15.2 TPM security BIOS The BIOS TPM support conforms to the TPM PC Client Specific – Implementation Specification for Conventional BIOS, version 1.2, and to the TPM Interface specification, version 1.2. The BIOS adheres to the Microsoft Vista\* BitLocker requirement. The role of the BIOS for TPM security includes the following: - Measures and stores the boot process in the TPM microcontroller to allow a TPM enabled operating system to verify system boot integrity. - Produces EFI and legacy interfaces to a TPM-enabled operating system for using TPM. - Produces ACPI TPM device and methods to allow a TPM-enabled operating system to send TPM administrative command requests to the BIOS. - Verifies operator physical presence. Confirms and executes operating system TPM administrative command requests. - Provides BIOS Setup options to change TPM security states and to clear TPM ownership. For additional details, refer to the TCG PC Client Specific Implementation Specification, the TCG PC Client Specific Physical Presence Interface Specification, and the Microsoft BitLocker\* Requirement documents. #### 3.15.2.1 Physical Presence Administrative operations to the TPM require TPM ownership or physical presence indication by the operator to confirm the execution of administrative operations. The BIOS implements operator presence indication by verifying the setup Administrator password. A TPM administrative sequence invoked from the operating system proceeds as follows: - 1. User makes a TPM administrative request through the operating system's security software. - 2. The operating system requests the BIOS to execute the TPM administrative command through TPM ACPI methods and then resets the system. - 3. The BIOS verifies the physical presence and confirms the command with the operator. - 4. The BIOS executes TPM administrative command(s), inhibits BIOS Setup entry and boots directly to the operating system which requested the TPM command(s). #### 3.15.2.2 TPM Security Setup Options The BIOS TPM Setup allows the operator to view the current TPM state and to carry out rudimentary TPM administrative operations. Performing TPM administrative options through the BIOS setup requires TPM physical presence verification. Using BIOS TPM Setup, the operator can turn ON or OFF TPM functionality and clear the TPM ownership contents. After the requested TPM BIOS Setup operation is carried out, the option reverts to No Operation. The BIOS TPM Setup also displays the current state of the TPM, whether TPM is enabled or disabled and activated or deactivated. Note that while using TPM, a TPM-enabled operating system or application may change the TPM state independent of the BIOS setup. When an operating system modifies the TPM state, the BIOS Setup displays the updated TPM state. The BIOS Setup TPM Clear option allows the operator to clear the TPM ownership key and allows the operator to take control of the system with TPM. You use this option to clear security settings for a newly initialized system or to clear a system for which the TPM ownership security key was lost. #### 3.15.2.3 Security Screen The Security screen provides fields to enable and set the user and administrative passwords and to lock out the front panel buttons so they cannot be used. The Intel<sup>®</sup> Workstation Board S5520SC provides TPM settings through the security screen. To access this screen from the Main screen, select the Security option. Figure 18. Setup Utility - TPM Configuration Screen Table 16. Setup Utility - Security Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |----------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | TPM State* | Enabled and Activated | | Information only. | | | Enabled and Deactivated | | Shows the current TPM device state. | | | Disabled and Activated Disabled and Deactivated | | A disabled TPM device will not execute | | | Disabled and Deactivated | | commands that use TPM functions and TPM security operations will not be available. | | | | | An enabled and deactivated TPM is in the same state as a disabled TPM except setting of TPM ownership is allowed if not present already. | | | | | An enabled and activated TPM | | | | | executes all commands that use TPM | | | | | functions and TPM security operations will be available. | | TPM | No Operation | [No Operation] - No changes to current state. | | | Administrative | Turn On | [Turn On] - Enables and activates TPM. | | | Control** | Turn Off | [Turn Off] - Disables and deactivates TPM. | | | | Clear Ownership | [Clear Ownership] - Removes the TPM ownership authentication and returns the TPM to a factory default state. | | | | | Note: The BIOS setting returns to [No Operation] on every boot cycle by default. | | # 3.16 ACPI Support The Intel® Workstation Board supports S0, S1, S3, and S5 states. S1 is considered a sleep state. The wake-up sources are enabled by the ACPI operating systems with cooperation from the drivers; the BIOS has no direct control over the wake-up sources when an ACPI operating system is loaded. The role of the BIOS is limited to describing the wake-up sources to the operating system. The S5 state is equivalent to the operating system shutdown. No system context is saved when going into S5. ## 3.17 Intel Virtualization Technology Intel® Virtualization Technology is designed to support multiple software environments sharing same hardware resources. Each software environment may consist of an operating system and applications. You can enable or disable the Intel® Virtualization Technology in the BIOS Setup. The default behavior is disabled. **Note:** After changing the Intel<sup>®</sup> Virtualization Technology option (disable or enable) in the BIOS setup, users must perform an AC power cycle before the change takes effect. ## 3.17.1 Intel\* Virtualization Technology for Directed IO (VT-d) The Intel® Workstation Board S5520SC supports DMA remapping from inbound PCI Express\* memory Guest Physical Address (GPA) to Host Physical Address (HPA). PCI devices are directly assigned to a virtual machine leading to a robust and efficient virtualization. You can enable or disable the Intel<sup>®</sup> Virtualization Technology for Directed I/O in the BIOS Setup. The default behavior is disabled. **Note:** After changing the Intel<sup>®</sup> Virtualization Technology for Directed I/O options (disable or enable) in the BIOS setup, users must perform an AC power cycle before the changes take effect. # 4. Platform Management The platform management subsystem is based on the Integrated BMC features of the ServerEngines\* Pilot II. The onboard platform management subsystem consists of communication buses, sensors, and the system BIOS, and server management firmware. Figure 19 provides an illustration of the Server Management Bus (SMBUS) architecture as used on this workstation board. ## 4.1 Feature Support #### 4.1.1 IPMI 2.0 Features - Baseboard management controller (BMC). - IPMI Watchdog timer. - Messaging support, including command bridging and user/session support. - Chassis device functionality, including power/reset control and BIOS boot flags support. - Event receiver device: The BMC receives and processes events from other platform subsystems. - Field replaceable unit (FRU) inventory device functionality: The BMC supports access to system FRU devices using IPMI FRU commands. - System event log (SEL) device functionality: The BMC supports and provides access to a SEL. - Sensor data record (SDR) repository device functionality: The BMC supports storage and access of system SDRs. - Sensor device and sensor scanning/monitoring: The BMC provides IPMI management of sensors. It polls sensors to monitor and report system health. - IPMI interfaces: - Host interfaces include system management software (SMS) with receive message queue support and server management mode (SMM). - IPMB interface. - LAN interface that supports the IPMI-over-LAN protocol (RMCP, RMCP+). - Serial-over-LAN (SOL). - ACPI state synchronization: The BMC tracks ACPI state changes provided by the BIOS. - BMC Self-test: The BMC performs initialization and run-time self-tests, and makes results available to external entities. For more information, refer to the *Intelligent Platform Management Interface Specification Second Generation v2.0.* ### 4.1.2 Non-IPMI Features The BMC supports the following non-IPMI features. This list does not preclude support for future enhancements or additions. - In-circuit BMC firmware update - Fault resilient booting (FRB): FRB2 is supported by the watchdog timer functionality. - Chassis intrusion detection (dependant on platform support) - Basic fan control using TControl version 2 SDRs - Fan redundancy monitoring and support - Power supply redundancy monitoring and support - Hot-swap fan support - Acoustic management: Support for multiple fan profiles. - Signal testing support: The BMC provides test commands for setting and getting platform signal states. - The BMC generates diagnostic beep codes for fault conditions. - System GUID storage and retrieval - Front panel management: The BMC controls the system status LED and chassis ID LED. It supports secure lockout of certain front panel functionality and monitors button presses. The chassis ID LED is turned on using a front panel button or a command. - Power state retention - Power fault analysis - Intel<sup>®</sup> Light-Guided Diagnostics - Power unit management: Support for power unit sensor. The BMC handles power-good dropout conditions. - DIMM temperature monitoring: New sensors and improved acoustic management using closed-loop fan control algorithm taking into account DIMM temperature readings. - Address Resolution Protocol (ARP): The BMC sends and responds to ARPs (supported on embedded NICs) - Dynamic Host Configuration Protocol (DHCP): The BMC performs DHCP (supported on embedded NICs). - Platform environment control interface (PECI) thermal management support - E-mail alerting - Embedded web server - Integrated KVM - Integrated Remote Media Redirection - Local Directory Access Protocol (LDAP) support - Intel<sup>®</sup> Intelligent Power Node Manger support ## 4.2 Optional Advanced Management Feature Support This section explains the advanced management features supported by the BMC firmware. Table 13 lists basic and advanced feature support. Individual features may vary by platform. For more information, refer to Appendix C. **Table 17. Basic and Advanced Management Features** | Feature | Basic* | Advanced** | |--------------------------------------------------|--------|------------| | IPMI 2.0 Feature Support | Χ | X | | In-circuit BMC Firmware Update | Χ | X | | FRB 2 | Χ | X | | Chassis Intrusion Detection | Χ | X | | Fan Redundancy Monitoring | Χ | X | | Hot-Swap Fan Support | Χ | Х | | Acoustic Management | Χ | X | | Diagnostic Beep Code Support | Χ | X | | Power State Retention | Χ | X | | ARP/DHCP Support | X | X | | PECI Thermal Management Support | Χ | X | | E-mail Alerting | Χ | X | | Embedded Web Server | | X | | SSH Support | Χ | Х | | Integrated KVM | | X | | Integrated Remote Media Redirection | | Х | | Local Directory Access Protocol (LDAP) for Linux | | Х | | Intel® Intelligent Power Node Manager Support*** | Χ | Х | | SMASH CLP | Χ | Х | | WS-Management | | Х | <sup>\*</sup> Basic management features provided by integrated BMC ### 4.2.1 Enabling Advanced Management Features The BMC enables advanced management features only when it detects the presence of the Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) card. Without the Intel<sup>®</sup> RMM3, the advanced features are dormant. # 4.2.1.1 Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) The Intel® RMM3 provides the BMC with an additional dedicated network interface. The dedicated interface consumes its own LAN channel. Additionally, the Intel® RMM3 provides additional flash storage for advanced features such as WS-MAN. <sup>\*\*</sup>Advanced management features available with optional Intel® Remote Management Module 3 <sup>\*\*\*</sup>Intel® Intelligent Power Node Manager Support requires PMBus-compliant power supply ### 4.2.2 Keyboard, Video, and Mouse (KVM) Redirection The advanced management features include support for keyboard, video, and mouse redirection (KVM) over LAN. This feature is available remotely from the embedded web server as a Java\* applet. The client system must have a Java Runtime Environment (JRE) Version 1.6 (JRE6) or later to run the KVM or media redirection applets. The latest Java Runtime Environment (JRE) update can be downloaded from: <a href="http://java.com/en/download/index.jsp">http://java.com/en/download/index.jsp</a> This feature is only enabled when the Intel® RMM3 is present. **Note:** KVM Redirection is only available when onboard video is enabled and used as primary video output. **Note:** The BIOS will detect one set of USB keyboard and mouse for the KVM redirection function of Intel® RMM3, even if no presence of RMM3 is detected. Users will see one set of USB keyboard and mouse in addition to a local USB connection on the BIOS Setup USB screen with or without RMM3 installed. #### 4.2.2.1 Keyboard and Mouse The keyboard and mouse are emulated by the BMC as USB human interface devices. #### 4.2.2.2 Video Video output from the KVM subsystem is equivalent to video output on the local console via onboard video controller. Video redirection is available once video is initialized by the system BIOS. The KVM video resolutions and refresh rates will always match the values set in the operating system. #### 4.2.2.3 Availability Up to two remote KVM sessions are supported. An error displays in the web browser when attempting to launch more than two KVM sessions. The default inactivity timeout is 30 minutes, which you can change through the embedded web server. Remote KVM activation does not disable the local system keyboard, video, or mouse. Unless the feature is disabled locally, remote KVM is not deactivated by local system input. KVM sessions will persist across system reset but not across an AC power loss. #### 4.2.3 Media Redirection The embedded web server provides a Java\* applet to enable remote media redirection. This may be used in conjunction with the remote KVM feature or as a standalone applet. The media redirection feature is intended to allow system administrators or users to mount a remote IDE or USB CD-ROM, floppy drive, or a USB flash disk as a remote device to the server. Once mounted, the remote device appears as a local device to the server, allowing system administrators or users to boot the server or install software (including operating systems), copy files, update the BIOS, and so forth, or boot the server from this device. The following capabilities are supported: - The operation of remotely mounted devices is independent of the local devices on the server. Both remote and local devices are usable in parallel. - You can mount either IDE (CD-ROM, floppy) or USB devices as a remote device to the server. - It is possible to boot all supported operating systems from the remotely mounted device and to boot from disk IMAGE (\*.IMG) and CD-ROM or DVD-ROM ISO files. For more information, refer to the Tested/supported Operating System List. - It is possible to mount at least two devices concurrently. - The mounted device is visible to (and useable by) the managed system's operating system and BIOS in both the pre- and post-boot states. - The mounted device shows up in the BIOS boot order and it is possible to change the BIOS boot order to boot from this remote device. - It is possible to install an operating system on a bare metal server (no operating system present) using the remotely mounted device. This may also require the use of KVM-r to configure the operating system during install. If either a virtual IDE or virtual floppy device is remotely attached during system boot, both virtual IDE and virtual floppy are presented as bootable devices. It is not possible to present only a single mounted device type to the system BIOS. ## 4.2.3.1 Availability The default inactivity timeout is 30 minutes and is not user-configurable. Media redirection sessions persist across system reset but not across an AC power loss. #### 4.2.4 Web Services for Management (WS-MAN) The BMC firmware supports the Web Services for Management (WS-MAN) specification, version 1.0. #### 4.2.4.1 **Profiles** The BMC supports the following DMTF profiles for WS-MAN: - Base Server Profile - Fan Profile - Physical Asset Profile - Power State Management Profile - Profile Registration Profile - Record Log Profile - Sensor Profile - Software Inventory Profile (FW Version) **Note:** WS-MAN features will be made available after production launch. ### 4.2.5 Embedded Web server The BMC provides an embedded web server for out-of-band management. User authentication is handled by IPMI user names and passwords. Base functionality for the embedded web server includes: - Power Control - Sensor Reading - SEL Reading - KVM/Media Redirection: Only available when the Intel<sup>®</sup> RMM3 is present. - IPMI User Management The web server is available on all enabled LAN channels. If a LAN channel is enabled, properly configured, and accessible, the web server is available. The web server may be contacted via HTTP or HTTPS. A user can modify the SSL certificates using the web server. You cannot change the web server's port (80/81). For security reasons, you cannot use the null user (user 1) to access the web server. The session inactivity timeout for the embedded web server is 30 minutes. This is not user-configurable. ## 4.2.6 Local Directory Authentication Protocol (LDAP) The BMC firmware supports the Linux Local Directory Authentication Protocol (LDAP) protocol for user authentication. IPMI users/passwords and sessions are not supported over LDAP. A user can configure LDAP usage through the embedded web server for authentication of future embedded web sessions. Note: Supports LDAP for Linux\* only. # 4.3 Platform Control This workstation platform has an embedded platform control which is capable of automatically adjusting system performance and acoustic levels. Platform control optimizes system performance and acoustics levels through: - Performance management - Performance throttling - Thermal monitoring - Fan speed control - Acoustics management The platform components used to implement platform control include: - Integrated baseboard management controller - Platform sensors - Variable speed system fans - System BIOS - BMC firmware - Sensor data records as loaded by the FRUSDR Utility - Memory type ### 4.3.1 Memory Open and Closed Loop Thermal Throttling #### **Open-Loop Thermal Throttling (OLTT)** Throttling is a solution to cool the DIMMs by reducing memory traffic allowed on the memory bus, which reduces power consumption and thermal output. With OLTT, the system throttles in response to memory bandwidth demands instead of actual memory temperature. Since there is no direct temperature feedback from the DDR3 DIMMs, the throttling behavior is preset rather than conservatively based on the worst cooling conditions (for example, high inlet temperature and low fan speeds). Additionally, the fans that provide cooling to the memory region are also set to conservative settings (for example, higher minimal fan speed). OLTT produces a slightly louder system than CLTT because minimal fan speeds have to be set high enough to support any DDR3 DIMMs in the worst memory cooling conditions. ### **Closed-Loop Thermal Throttling (CLTT)** CLTT works by throttling the DDR3 DIMMs response directly to memory temperature via thermal sensors integrated on the Serial Presence Detect (SPD) of the DDR3 DIMMs. This is the preferred throttling method because this approach lowers limitations on both memory power and thermal threshold, therefore minimizing throttling impact on memory performance. This reduces the utilization of high fan speeds because CLTT does not have to accommodate for the worst memory cooling conditions; with a higher thermal threshold, CLTT enables memory performance to achieve optimal levels. ## 4.3.2 Fan Speed Control BIOS and BMC software work cooperatively to implement system thermal management support. During normal system operation, the BMC retrieves information from the BIOS and monitors several platform thermal sensors to determine the required fan speeds. In order to provide the proper fan speed control for a given system configuration, the BMC must have the appropriate platform data programmed. Platform configuration data is programmed using the FRUSDR utility during the system integration process and by the System BIOS during run time. #### 4.3.2.1 System Configuration Using the FRUSDR Utility The Field Replaceable Unit and Sensor Data Record Update Utility (FRUSDR utility) is a program used to write platform specific configuration data to NVRAM on the workstation board. It allows the user to select which supported chassis (Intel or Non-Intel) and platform chassis configuration are used. Based on the input provided, the FRUSDR writes sensor data specific to the configuration to NVRAM for the BMC controller to read each time the system is powered on. #### 4.3.2.2 Fan Speed Control from BMC and BIOS Inputs Using the data programmed to NVRAM by the FRUSDR utility, the BMC is configured to monitor and control the appropriate platform sensors and system fans each time the system is powered on. After power-on, the BMC uses additional data provided to it by the System BIOS to determine how the system fans are controlled. The BIOS provides data to the BMC telling it which fan profile the platform is set up for, Acoustics Mode or Performance Mode. The BIOS uses the parameters retrieved from the thermal sensor data records (SDR), fan profile setting from BIOS Setup, and altitude setting from the BIOS Setup to configure the system for memory throttling and fan speed control. If the BIOS fails to get the Thermal SDRs, then it uses the Memory Reference Code (MRC) default settings for the memory throttling settings. The <F2> BIOS Setup Utility provides options to set the fan profile or operating mode the platform will operate under. Each operating mode has a predefined profile for which specific platform targets are configured, which in turn determines how the system fans operate to meet those targets. Platform profile targets are determined by which type of platform is selected when running the FRUSDR utility and by the BIOS settings configured using the <F2> BIOS Setup. #### 4.3.2.2.1 Fan Domains System fan speeds are controlled through pulse width modulation (PWM) signals, which are driven separately for each domain by integrated PWM hardware. Fan speed is changed by adjusting the duty-cycle, which is the percentage of time the signal is driven high in each pulse. See Appendix D for system specific fan domains. | Fan Domain | Onboard Fan Header | |--------------|----------------------------| | Fan Domain 0 | CPU 1 Fan, CPU 2 Fan | | Fan Domain 1 | System Fan 5 | | Fan Domain 2 | System Fan 1, System Fan 2 | | Fan Domain 3 | System Fan 3, System Fan 4 | Table 18. S5520SC Fan Domain Table # 4.3.2.3 Configuring the Fan Profile Using the BIOS Setup Utility The BIOS uses options set in the <F2> BIOS Setup Utility to determine what fan profile the system should operate under. These options include "THROTTLING MODE", "ALTITUDE", and "SET FAN PROFILE". For details of the BIOS options, see *Section 5.3.2.2.7 System Acoustic and Performance Configuration*. The ALTITUDE option is used to determine appropriate memory performance settings based on the different cooling capability at different altitudes. At high altitude, you must reduce memory performance to compensate for thinner air. Be advised, selecting an Altitude option to a setting that does not meet the operating altitude of the workstation may limit the system fans' ability to provide adequate cooling to the memory. If the air flow is not sufficient to meet the needs of the workstation even after throttling has occurred, the system may shut down due to excessive platform thermals. By default, the Altitude option is set to 301 meters to 900 meters, which is believed to cover the majority of the operating altitudes for this workstation platform. You can set the SET FAN PROFILE option to either the Performance mode (default), or Acoustics mode. Refer to the following sections for details describing the difference between each mode. Changing the fan profile to Acoustics mode may affect system performance. The SET FAN PROFILE BIOS option is hidden when "CLTT" is selected as the THROTTLING MODE option. #### 4.3.2.3.1 Performance Mode (Default) With the platform running in Performance mode (Default), several platform control algorithm variables are set to enhance the platform's capability of operating at maximum performance targets for the given system. In doing so, the platform is programmed with higher fan speeds at lower ambient temperatures. This results in a louder acoustic level than is targeted for the given platform, but the increased airflow of this operating mode greatly reduces possible memory throttling from occurring and reduces dynamic fan speed changes based on processor utilization. #### 4.3.2.3.2 Acoustics Mode With the platform running in Acoustics mode, several platform control algorithm variables are set to ensure acoustic targets are not exceeded for specified Intel platforms. In this mode, the platform is programmed to set the fans at lower speeds when the processor does not require additional cooling due to high utilization / power consumption. Memory throttling is used to ensure the memory thermal limits are not exceeded. **Note**: Fan speed control for non-Intel chassis, as configured after running the FRUSDR utility and selecting the Non-Intel Chassis option, is limited to only the CPU fans. The BMC only requires the processor thermal sensor data to determine how fast to operate these fans. The remaining system fans will operate at 100% operating limits due to unknown variables associated with the given chassis and its fans. Therefore, regardless of whether the system is configured for Performance Mode or Acoustics Mode, the System fans will always run at 100% operating levels providing for maximum airflow. In this scenario, the Performance and Acoustic mode settings only affect the allowable performance of the memory (higher BW for the Performance mode). # 4.4 Intel® Intelligent Power Node Manager Intel<sup>®</sup> Intelligent Power Node Manager is a platform (system)-level solution that provides the system with a method of monitoring power consumption and thermal output, and adjusting system variables to control those factors. The BMC supports Intel<sup>®</sup> Intelligent Power Node Manager specification version 1.5. Additionally, the platform must have an Intel<sup>®</sup> Intelligent Power Node Manager capable Manageability Engine (ME) firmware installed. The BMC firmware implements power-management features based on the *Power Management Bus (PMBus) 1.1 Specification*. **Note:** Intelligent Power Node Manager is only available on platforms that support PMBuscompliant power supplies. # 4.4.1 Manageability Engine (ME) An embedded ARC controller is within the IOH providing the Intel<sup>®</sup> Server Platform Services (SPS). The controller is also commonly referred to as the Manageability Engine (ME). The functionality provided by the SPS firmware is different from Intel<sup>®</sup> Active Management Technology (Intel<sup>®</sup> AMT) provided by the ME on client platforms. Figure 19. SMBUS Block Diagram # 5. BIOS Setup Utility # 5.1 Logo / Diagnostic Screen The Logo / Diagnostic Screen displays in one of two forms: - If Quiet Boot is enabled in the BIOS setup, a logo splash screen displays. By default, Quiet Boot is enabled in the BIOS setup. If the logo displays during POST, press <Esc> to hide the logo and display the diagnostic screen. - If a logo is not present in the flash ROM or if Quiet Boot is disabled in the system configuration, the summary and diagnostic screens display. The diagnostic screen displays the following information: - BIOS ID - Platform name - Total memory detected (Total size of all installed DDR3 DIMMs) - Processor information (Intel-branded string, speed, and number of physical processors identified) - Keyboards detected (if plugged in) - Mouse devices detected (if plugged in) # 5.2 BIOS Boot Popup Menu The BIOS Boot Specification (BBS) provides for a Boot Popup Menu invoked by pressing the <F6> key during POST. The BBS popup menu displays all available boot devices. The list order in the popup menu is not the same as the boot order in the BIOS setup; it simply lists all the bootable devices from which the system can be booted. When a User Password or Administrator Password is active in Setup, the password is to access the Boot Popup Menu. # 5.3 BIOS Setup Utility The BIOS Setup utility is a text-based utility that allows the user to configure the system and view current settings and environment information for the platform devices. The Setup utility controls the platform's built-in devices, boot manager, and error manager. The BIOS Setup interface consists of a number of pages or screens. Each page contains information or links to other pages. The advanced tab in Setup displays a list of general categories as links. These links lead to pages containing a specific category's configuration. The following sections describe the look and behavior for platform setup. ### 5.3.1 Operation The BIOS Setup has the following features: - Localization The BIOS Setup uses the Unicode standard and is capable of displaying setup forms in all languages currently included in the Unicode standard. The Intel<sup>®</sup> workstation BIOS is only available in English. - Console Redirection The BIOS Setup is functional via console redirection over various terminal emulation standards. This may limit some functionality for compatibility (for example, color usage or some keys or key sequences or support of pointing devices). # 5.3.1.1 Setup Page Layout The setup page layout is sectioned into functional areas. Each occupies a specific area of the screen and has dedicated functionality. The following table lists and describes each functional area. | Functional Area | Description | | | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | Title Bar | The title bar is located at the top of the screen and displays the title of the form (page) | | | | | the user is currently viewing. It may also display navigational information. | | | | Setup Item List | The Setup Item List is a set of controllable and informational items. Each item in the list occupies the left column of the screen. | | | | | A Setup Item may also open a new window with more options for that functionality on the board. | | | | Item Specific Help Area | The Item Specific Help area is located on the right side of the screen and contains help | | | | · | text for the highlighted Setup Item. Help information may include the meaning and | | | | | usage of the item, allowable values, effects of the options, and so forth. | | | | Keyboard Command Bar | The Keyboard Command Bar is located at the bottom right of the screen and | | | | | continuously displays help for keyboard special keys and navigation keys. | | | **Table 19. BIOS Setup Page Layout** # 5.3.1.2 Entering BIOS Setup To enter the BIOS Setup, press the F2 function key during boot time when the OEM or Intel logo displays. The following message displays on the diagnostics screen and under the Quiet Boot logo screen: Press <F2> to enter setup When the Setup is entered, the Main screen displays. However, serious errors cause the system to display the Error Manager screen instead of the Main screen. #### 5.3.1.3 Keyboard Commands The bottom right portion of the Setup screen provides a list of commands used to navigate through the Setup utility. These commands display at all times. Each Setup menu page contains a number of features. Each feature is associated with a value field except those used for informative purposes. Each value field contains configurable parameters. Depending on the security option selected and (in effect) by the password, a menu feature's value may or may not change. If a value cannot be changed, its field is made inaccessible and appears grayed out. Table 20. BIOS Setup: Keyboard Command Bar | Key | Option | Description | |-------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <enter></enter> | Execute Command | The <enter> key is used to activate sub-menus when the selected feature is a sub-menu, or to display a pick list if a selected option has a value field, or to select a sub-field for multi-valued features like time and date. If a pick list is displayed, the <enter> key selects the currently highlighted item, undoes the pick list, and returns the focus to the parent menu.</enter></enter> | | <esc></esc> | Exit | The <esc> key provides a mechanism for backing out of any field. When the <esc> key is pressed while editing any field or selecting features of a menu, the parent menu is re-entered.</esc></esc> | | | | When the <esc> key is pressed in any sub-menu, the parent menu is re-entered. When the <esc> key is pressed in any major menu, the exit confirmation window is displayed and the user is asked whether changes can be discarded. If "No" is selected and the <enter> key is pressed, or if the <esc> key is pressed, the user is returned to where they were before <esc> was pressed, without affecting any existing settings. If "Yes" is selected and the <enter> key is pressed, the setup is exited and the BIOS returns to the main System Options Menu screen.</enter></esc></esc></enter></esc></esc> | | <b>↑</b> | Select Item | The up arrow is used to select the previous value in a pick list, or the previous option in a menu item's option list. The selected item must then be activated by pressing the <enter> key.</enter> | | <b>+</b> | Select Item | The down arrow is used to select the next value in a menu item's option list, or a value field's pick list. The selected item must then be activated by pressing the <enter> key.</enter> | | $\leftrightarrow$ | Select Menu | The left and right arrow keys are used to move between the major menu pages. The keys have no affect if a sub-menu or pick list is displayed. | | <tab></tab> | Select Field | The <tab> key is used to move between fields. For example, <tab> can be used to move from hours to minutes in the time item in the main menu.</tab></tab> | | - | Change Value | The minus key on the keypad is used to change the value of the current item to the previous value. This key scrolls through the values in the associated pick list without displaying the full list. | | + | Change Value | The plus key on the keypad is used to change the value of the current menu item to the next value. This key scrolls through the values in the associated pick list without displaying the full list. On 106-key Japanese keyboards, the plus key has a different scan code than the plus key on the other keyboards, but will have the same effect. | | <f9></f9> | Setup Defaults | Pressing <f9> causes the following to display:</f9> | | | | Load Optimized Defaults? Yes No | | | | If "Yes" is highlighted and <enter> is pressed, all Setup fields are set to their default values. If "No" is highlighted and <enter> is pressed, or if the <esc> key is pressed, the user is returned to where they were before <f9> was pressed without affecting any existing field values.</f9></esc></enter></enter> | | Key | Option | Description | | |-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <f10></f10> | Save and Exit | Pressing <f10> causes the following message to display:</f10> | | | | | Save configuration and reset? | | | | | Yes No | | | | | If "Yes" is highlighted and <enter> is pressed, all changes are saved and the Setup is exited. If "No" is highlighted and <enter> is pressed, or the <esc> key is pressed, the user is returned to where they were before <f10> was pressed without affecting any existing values.</f10></esc></enter></enter> | | #### 5.3.1.4 Menu Selection Bar The Menu Selection Bar is located at the top of the BIOS Setup Utility screen. It displays the major menu selections available to the user. By using the left and right arrow keys, the user can select the menus listed here. Some menus are hidden and become available by scrolling off the left or right of the current selections. ### 5.3.2 Server Platform Setup Utility Screens The following sections describe the screens available for the configuration of a server platform. In these sections, tables are used to describe the contents of each screen. These tables follow the following guidelines: - The Setup Item, Options, and Help Text columns in the tables document the text and values that also display on the BIOS Setup screens. - In the Options column, the default values are displayed in bold. The BIOS Setup screen does *not* display these values in bold. The bold text in this document serves as a reference point. - The Comments column provides additional information where it may be helpful. This information does not display on the BIOS Setup screens. - Information enclosed in angular brackets (< >) in the screen shots identifies text that can vary, depending on the option(s) installed. For example <Current Date> is replaced by the actual current date. - Information enclosed in square brackets ([]) in the tables identifies areas where the user needs to type in text instead of selecting from a provided option. - Whenever information is changed (except Date and Time), the systems requires a save and reboot to take place. Pressing <ESC> discards the changes and boots the system according to the boot order set from the last boot. #### 5.3.2.1 Main Screen Unless an error occurred, the Main screen is the first screen displayed when the BIOS Setup is entered. If an error occurred, the Error Manager screen displays instead. Figure 20. Setup Utility — Main Screen Display Table 21. Setup Utility — Main Screen Fields | Setup Item | Options | Help Text | Comments | |--------------|---------|-----------|-------------------------------------| | Logged in as | | | Information only. Displays password | | | | | level that setup is running in: | | | | | Administrator or User. With no | | | | | passwords set, Administrator is the | | | | | default mode. | | Platform ID | | | Information only. Displays the | | | | | Platform ID. | | System BIOS | | | | | Version | | | Information only. Displays the | | | | | current BIOS version. | | | | | xx = major version | | | | | yy = minor version | | | | | zzzz = build number | | Build Date | | | Information only. Displays the | | | | | current BIOS build date. | | Memory | · | | | | Setup Item | Options | Help Text | Comments | |------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Size | | • | Information only. Displays the total physical memory installed in the system in MB or GB. The term physical memory indicates the total memory discovered in the form of installed DDR3 DIMMs. | | Quiet Boot | <b>Enabled</b> Disabled | [Enabled] - Display the logo screen during POST. [Disabled] - Display the diagnostic screen during POST. | | | POST Error Pause | Enabled<br><b>Disabled</b> | [Enabled] - Go to the Error Manager for critical POST errors. [Disabled] - Attempt to boot and do not go to the Error Manager for critical POST errors. | If enabled, the POST Error Pause option takes the system to the error manager to review the errors when major errors occur. This setting does not affect minor and fatal error displays. | | System Date | [Day of week<br>MM/DD/YYYY] | System Date has configurable fields for Month, Day, and Year. Use [Enter] or [Tab] key to select the next field. Use [+] or [-] key to modify the selected field. | | | System Time | [HH:MM:SS] | System Time has configurable fields for Hours, Minutes, and Seconds. Hours are in 24-hour format. Use [Enter] or [Tab] key to select the next field. Use [+] or [-] key to modify the selected field. | | #### 5.3.2.2 Advanced Screen The Advanced screen provides an access point to configure several options. On this screen, the user selects the option they want to configure. Configurations are performed on the selected screen and not directly on the Advanced screen. To access this screen from the Main screen, press the right arrow until the Advanced screen is selected. Figure 21. Setup Utility — Advanced Screen Display Table 22. Setup Utility — Advanced Screen Display Fields | Setup Item | Options | Help Text | Comments | |-----------------------------------------------------|---------|--------------------------------------------------------------------------|----------| | Processor Configuration | | View/Configure processor information and settings. | | | Memory Configuration | | View/Configure memory information and settings. | | | Mass Storage Controller Configuration | | | | | Serial Port Configuration | | View/Configure serial port information and settings. | | | USB Configuration | | View/Configure USB information and settings. | | | PCI Configuration View/Configure PCI information ar | | View/Configure PCI information and settings. | | | System Acoustic and Performance Configuration | | View/Configure system acoustic and performance information and settings. | | #### 5.3.2.2.1 Processor Screen The Processor screen allows the user to view the processor core frequency, system bus frequency, and to enable or disable several processor options. This screen also allows the user to view information about a specific processor. To access this screen from the Main screen, select Advanced > Processor. Figure 22. Setup Utility — Processor Configuration Screen Display Intel order number: E39530-005 Table 23. Setup Utility — Processor Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |-----------------------------------|----------|----------------------------------------------------------------------------------------|---------------------------------------------------| | Processor ID | | | Information only. Processor | | | | | CPUID. | | Processor Frequency | | | Information only. Current | | | | | frequency of the processor. | | Microcode Revision | | | Information only. Revision of | | | | | the loaded microcode. | | L1 Cache RAM | | | Information only. Size of the | | La Casha DAM | | | Processor L1 Cache. | | L2 Cache RAM | | | Information only. Size of the Processor L2 Cache. | | L3 Cache RAM | | | Information only. Size of the | | C3 CdClle IVALL | | | Processor L3 Cache. | | Processor 1 Version | | | Information only. ID string | | Trocessor r version | | | from the Processor. | | Processor 2 Version | | | Information only. ID string | | | | | from the Processor. | | Current Intel® QPI Link | | | Information only. Current | | Speed | | | speed the QPI Link is using. | | Intel® QPI Link Frequency | | | Information only. Current | | | | | frequency the QPI Link is using. | | Intel® Turbo Boost | Enabled | Intel® Turbo Boost Technology allows the | This option is only visible if all | | Technology | Disabled | processor to automatically increase its | processors in the system | | | | frequency if it is running below power, | support Intel® Turbo Boost | | Cabaaaadlasal | Enabled | temperature, and current specifications. | Technology. | | Enhanced Intel<br>SpeedStep® Tech | | Enhanced Intel SpeedStep® Technology allows the system to dynamically adjust processor | | | Speedstep Tech | Disabled | voltage and core frequency, which can result | | | | | in decreased average power consumption and | | | | | decreased average heat production. | | | | | Contact your OS vendor regarding OS support | | | | | of this feature. | | | Intel® Hyper-Threading | Enabled | Intel® HT Technology allows multithreaded | | | Tech | Disabled | software applications to execute threads in | | | | | parallel within each processor. | | | | | Contact your OS vendor regarding OS support | | | Com Malti Danas in | | of this feature. | | | Core Multi-Processing | All | Enable 1, 2 or All cores of installed processors | | | | 1 2 | packages. | | | Execute Disable Bit | Enabled | Execute Disable Bit can help prevent certain | | | CVECUTE DISQUIE DIT | | classes of malicious buffer overflow attacks. | | | | Disabled | Contact your OS vendor regarding OS support | | | | | of this feature. | | | Intel® Virtualization | Enabled | Intel® Virtualization Technology allows a | | | Technology | Disabled | platform to run multiple operating systems | | | | | and applications in independent partitions. | | | | | Note: A change to this option requires the | | | | | system to be powered off and then back on | | | | | before the setting takes effect. | | | Setup Item | Options | Help Text | Comments | |---------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Intel® Virtualization<br>Technology for Directed<br>I/O | Enabled<br><b>Disabled</b> | Enable/Disable Intel® Virtualization Technology<br>for Directed I/O.<br>Report the I/O device assignment to VMM<br>through DMAR ACPI Tables | | | Interrupt Remapping | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Interrupt<br>Remapping support. | Only appears when Intel*<br>Virtualization Technology for<br>Directed I/O is enabled. | | Coherency Support | Enabled<br><b>Disabled</b> | Enable/Disable Intel® VT-d Coherency support. | Only appears when Intel®<br>Virtualization Technology for<br>Directed I/O is enabled. | | ATS Support | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Address Translation<br>Services (ATS) support. | Only appears when Intel®<br>Virtualization Technology for<br>Directed I/O is enabled. | | Pass-through DMA<br>Support | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Pass-through DMA support. | Only appears when Intel®<br>Virtualization Technology for<br>Directed I/O is enabled. | | Hardware Prefetcher | <b>Enabled</b> Disabled | Hardware Prefetcher is a speculative prefetch unit within the processor(s). Note: Modifying this setting may affect system performance. | | | Adjacent Cache Line<br>Prefetch | <b>Enabled</b> Disabled | [Enabled] - Cache lines are fetched in pairs (even line + odd line). [Disabled] - Only the current cache line required is fetched. Note: Modifying this setting may affect system performance. | | | Direct Cache Access (DCA) | <b>Enabled</b> Disabled | Allows processors to increase the I/O performance by placing data from I/O devices directly into the processor cache. | | #### 5.3.2.2.2 Memory Screen The Memory screen allows the user to view details about the system memory DDR3 DIMMs installed. This screen also allows the user to open the Configure Memory RAS and Performance screen. To access this screen from the Main screen, select Advanced > Memory. Figure 23. Setup Utility — Memory Configuration Screen Display Table 24. Setup Utility — Memory Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Total Memory | | | Information only. The amount of memory available in the system in the form of installed DDR3 DIMMs in units of MB or GB. | | Effective Memory | | | Information only. The amount of memory available to the operating system in MB or GB. | | | | | The Effective Memory is the difference between Total Physical Memory and the sum of all memory reserved for internal usage, RAS redundancy and SMRAM. This difference includes the sum of all DDR3 DIMMs that failed Memory BIST during POST, or were disabled by the BIOS during memory discovery phase in order to optimize memory configuration. | | Current Configuration | | | Information only. Displays one of the following: - Independent Mode: System memory is configured for optimal performance and efficiency and no RAS is enabled. | | | | | <ul> <li>Mirror Mode: System memory is<br/>configured for maximum reliability in<br/>the form of memory mirroring.</li> </ul> | | Current Memory Speed | | | Information only. Displays the speed the memory is running at. | | Memory RAS and<br>Performance<br>Configuration | | Configure memory RAS (Reliability, Availability, and Serviceability) and view current memory performance information and settings. | Select to configure the memory RAS and performance. This takes the user to a different screen. | | DIMM_ XY | | | Displays the state of each DIMM socket present on the board. Each DIMM socket field reflects one of the following possible states: - Installed: There is a DDR3 DIMM installed in this slot. - Not Installed: There is no DDR3 DIMM installed in this slot. | | | | | <ul> <li>Disabled: The DDR3 DIMM installed in this slot was disabled by the BIOS to optimize memory configuration.</li> <li>Failed: The DDR3 DIMM installed in this</li> </ul> | | | | | slot is faulty / malfunctioning. | | | | | <b>Note:</b> X denotes the Channel Identifier and Y denote the DIMM Identifier within the Channel. | # 5.3.2.2.2.1 Configure Memory RAS and Performance Screen The Configure Memory RAS and Performance screen allows the user to customize several memory configuration options, such as whether to use Memory Mirroring. To access this screen from the Main screen, select Advanced > Memory > Configure Memory RAS and Performance. Figure 24. Setup Utility — Configure RAS and Performance Screen Display | Table 25. Setup Utility — | Configure RAS and | Performance Screen | Fields | |---------------------------|-------------------|--------------------|--------| | Table 23. Setub Utility — | Community NAS and | renominance screen | ııcıus | | Setup Item | Options | Help Text | Comments | |------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Memory Mirroring<br>Possible | Yes / No | | Information only. Only displayed on systems with chipsets capable of Memory Mirroring. | | Select Memory RAS<br>Configuration | <b>Maximum Performance</b> Mirroring | Available modes depend on the current memory population. | Only available if Mirroring is possible. | | | | [Maximum Performance] - Optimizes system performance. | | | | | [Mirroring] - Optimizes reliability by using half of physical memory as a backup. | | | NUMA Optimized | <b>Enabled</b> Disabled | If enabled, BIOS includes ACPI tables that are required for NUMA aware Operating Systems. | | #### 5.3.2.2.3 Mass Storage Controller Screen The Mass Storage screen allows the user to configure the SATA/SAS controller when it is present on the baseboard, module card of an Intel system. To access this screen from the Main menu, select Advanced > Mass Storage. Figure 25. Setup Utility — Mass Storage Controller Configuration Screen Display Intel order number: E39530-005 Table 26. Setup Utility — Mass Storage Controller Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |---------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel(R) Entry SAS RAID | Enabled | Enabled or Disable the Intel(R) SAS Entry RAID | Unavailable if the SAS Module | | Module | Disabled | Module | (AXX4SASMOD) is not present. | | Configure Intel(R) Entry<br>SAS RAID Module | IT/IR RAID<br>Intel® ESRTII | IT/IR RAID - Supports Entry-Level HW RAID 0,<br>RAID 1, and RAID 1e, as well as IT (JBOD) mode;<br>Intel® ESRTII - Intel® Embedded Server RAID<br>Technology II, which supports RAID 0, RAID 1,<br>RAID 10 and RAID 5 mode. RAID 5 support requires | Unavailable if the SAS Module (AXX4SASMOD) is disabled or not present. | | Onboard SATA | Enabled | optional Software RAID 5 Activation Key Onboard Serial ATA (SATA) controller. | | | Controller | Disabled | | | | SATA Mode | Enhanced<br>Compatibility<br>AHCI<br>SW RAID | [ENHANCED] - Supports up to 6 SATA ports with IDE Native Mode. [COMPATIBILITY] - Supports up to 4 SATA ports [0/1/2/3] with IDE Legacy mode and 2 SATA ports [4/5] with IDE Native Mode. [AHCI] - Supports all SATA ports using the Advanced Host Controller Interface. [SW RAID] - Supports configuration of SATA ports for RAID via RAID configuration software. | Disappears when the Onboard SATA Controller is disabled. Changing this setting requires a reboot before you can set HDD boot order. [SW RAID] option is unavailable when EFI Optimized Boot is Enabled. You can only use SW RAID in Legacy Boot mode. | | SATA Port 0 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 1 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 2 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 3 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 4 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 5 | < Not<br>Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | #### 5.3.2.2.4 Serial Ports Screen The Serial Ports screen allows the user to configure the Serial A [COM 1] and Serial B [COM2] ports. To access this screen from the Main screen, select Advanced > Serial Port. Figure 26. Setup Utility — Serial Port Configuration Screen Display Table 27. Setup Utility — Serial Ports Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |-----------------|-------------------------------------|----------------------------------------------------|----------| | Serial A Enable | <b>Enabled</b> Disabled | Enable or Disable Serial port A. | | | Address | <b>3F8h</b><br>2F8h<br>3E8h<br>2E8h | Select Serial port A base I/O address. | | | IRQ | 3<br><b>4</b> | Select Serial port A interrupt request (IRQ) line. | | | Serial B Enable | <b>Enabled</b> Disabled | Enable or Disable Serial port B. | | | Address | 3F8h<br><b>2F8h</b><br>3E8h<br>2E8h | Select Serial port B base I/O address. | | | IRQ | <b>3</b><br>4 | Select Serial port B interrupt request (IRQ) line. | | # 5.3.2.2.5 USB Configuration Screen The USB Configuration screen allows the user to configure the USB controller options. To access this screen from the Main screen, select Advanced > USB Configuration. Figure 27. Setup Utility — USB Controller Configuration Screen Display Table 28. Setup Utility — USB Controller Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |-------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Detected USB<br>Devices | | | <b>Information only.</b> Shows the number of USB devices in the system. | | USB Controller | <b>Enabled</b> Disabled | [Enabled] - All onboard USB controllers are turned on and accessible by the OS. [Disabled] - All onboard USB controllers are turned off and inaccessible by the OS. | | | Legacy USB<br>Support | <b>Enabled</b> Disabled Auto | USB device boot support and PS/2 emulation for USB keyboard and USB mouse devices. [Auto] - Legacy USB support is enabled if a USB device is attached. | Grayed out if the USB Controller is disabled. | | Port 60/64<br>Emulation | <b>Enabled</b> Disabled | I/O port 60h/64h emulation support. Note: This may be needed for legacy USB keyboard support when using an OS that is USB unaware. | Grayed out if the USB Controller is disabled. | | Make USB Devices<br>Non-Bootable | Enabled<br><b>Disabled</b> | Exclude USB in Boot Table. [Enabled] - This removes all USB Mass Storage devices as Boot options. [Disabled] - This allows all USB Mass Storage devices as Boot options. | Grayed out if the USB Controller is disabled. | | Device Reset<br>timeout | 10 sec<br><b>20 sec</b><br>30 sec<br>40 sec | USB Mass Storage device Start Unit command timeout. Setting to a larger value provides more time for a mass storage device to be ready, if needed. | Grayed out if the USB Controller is disabled. | | One line for each<br>mass storage<br>device in system | Auto<br>Floppy<br>Forced FDD<br>Hard Disk<br>CD-ROM | [Auto] - USB devices less than 530 MB are emulated as floppies. [Forced FDD] - HDD formatted drive are emulated as a FDD (e.g., ZIP drive). | Hidden if no USB Mass storage devices are installed. Grayed out if the USB Controller is disabled. This setup screen can show a maximum of eight devices on this screen. If more than eight devices are installed in the system, USB Devices Enabled displays the correct count, but can only display the first eight devices. | | USB 2.0 controller | <b>Enabled</b> Disabled | Onboard USB ports are enabled to support USB 2.0 mode. Contact your OS vendor regarding OS support of this feature. | Grayed out if the USB Controller is | #### 5.3.2.2.6 PCI Screen The PCI Screen allows the user to configure the PCI add-in cards, onboard NIC controllers, and video options. To access this screen from the Main screen, select Advanced > PCI. Figure 28. Setup Utility — PCI Configuration Screen Display Table 29. Setup Utility — PCI Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |--------------------|----------|----------------------------------------------------------------|---------------------------| | Maximize Memory | Enabled | If enabled. the BIOS maximizes usage of memory | | | below 4GB | Disabled | below 4 GB for OS without PAE by limiting PCIE | | | | | Extended Configuration Space to 64 buses. | | | Memory Mapped I/O | Enabled | Enable or disable memory mapped I/O of 64-bit PCI | | | above 4GB | Disabled | devices to 4 GB or greater address space. | | | Onboard Video | Enabled | Onboard video controller. | When disabled, the system | | | Disabled | Warning: System video is completely disabled if this | requires an add-in video | | | | option is disabled and an add-in video adapter is not | card for the video to be | | D 114 ': 1/1 | 6 11 1 | installed. | seen. | | Dual Monitor Video | Enabled | If enabled, both the onboard video controller and an | | | | Disabled | add-in video adapter are enabled for system video. | | | | | The onboard video controller becomes the primary video device. | | | Onboard NIC1 ROM | Enabled | If enabled. loads the embedded option ROM for the | | | | Disabled | onboard network controllers. | | | | | Warning: If [Disabled] is selected, NIC1 cannot be | | | | | used to boot or wake the system. | | | Setup Item | Options | Help Text | Comments | |-----------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Onboard NIC2 ROM | <b>Enabled</b> Disabled | If enabled. loads the embedded option ROM for the onboard network controllers. Warning: If [Disabled] is selected, NIC2 cannot be used to boot or wake the system. | | | Onboard NIC iSCSI ROM | Enabled<br><b>Disabled</b> | If enabled. loads the embedded option ROM for the onboard network controllers. Warning: If [Disabled] is selected, NIC1 and NIC2 cannot be used to boot or wake the system. | This option is grayed out<br>and not accessible if either<br>the NIC1 or NIC2 ROMs are<br>enabled. | | NIC 1 MAC Address | No entry<br>allowed | | <b>Information only.</b> 12 hex digits of the MAC address. | | NIC 2 MAC Address | No entry<br>allowed | | <b>Information only.</b> 12 hex digits of the MAC address. | #### 5.3.2.2.7 System Acoustic and Performance Configuration The System Acoustic and Performance Configuration screen allows the user to configure the thermal characteristics of the system. To access this screen from the Main screen, select Advanced > System Acoustic and Performance Configuration. Figure 29. Setup Utility — System Acoustic and Performance Configuration Screen Display | Setup Item | Options | Help Text | Comments | |-----------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | Set Throttling | Auto | [Auto] - Auto Throttling mode. | | | Mode | CLTT | [CLTT] - Closed Loop Thermal Throttling Mode. | | | | OLTT | [OLTT] - Open Loop Thermal Throttling Mode. | | | Altitude | 300m or less | [300m or less] (980ft or less) | | | | 301m-900m | Optimal performance setting near sea level. | | | | 901m-1500m<br>Higher than 1500m | [301m - 900m] (980ft - 2950ft) | | | | Trighter triair 1300iii | Optimal performance setting at moderate elevation. | | | | | [901m - 1500m] (2950ft - 4920ft) | | | | | Optimal performance setting at high elevation. | | | | | [Higher than 1500m] (4920ft or greater) | | | | | Optimal performance setting at the highest elevations. | | | Set Fan Profile | Performance<br>Acoustics | [Performance] - Fan control provides primary system cooling before attempting to throttle memory. | This option is hidden if CLTT is enabled. | | | | [Acoustic] - The system will favor using throttling of memory over boosting fans to cool the system if thermal thresholds are met. | | ## 5.3.2.3 Security Screen The Security screen allows the user to enable and set the user and administrative password. This is done to lock out the front panel buttons so they cannot be used. This screen also allows the user to enable and activate the Trusted Platform Module (TPM) security settings. To access this screen from the Main screen, select Security. Figure 30. Setup Utility — Security Configuration Screen Display Table 31. Setup Utility — Security Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------| | Administrator Password | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> | | Information only. Indicates | | Status | Not Installed> | | the status of the | | | | | administrator password. | | User Password Status | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> | | Information only. Indicates | | | Not Installed> | | the status of the user | | | | | password. | | Set Administrator | [123aBcD] | Administrator password is used | This option only controls | | Password | | to control change access in BIOS | access to the setup. | | | | Setup Utility. | | | | | Only alphanumeric characters can | Administrator has full access | | | | be used. Maximum length is 7 | to all the setup items. | | | | characters. It is case sensitive. | Clearing the Administrator | | | | <b>Note:</b> Administrator password must be set in order to use the | password also clears the | | | | user account. | user password. | | Set User Password | [123aBcD] | User password is used to control | Available only if the | | Set osel Lassword | [123000] | entry access to BIOS Setup | administrator password is | | | | Utility. | installed. This option only | | | | Only alphanumeric characters can | protects the setup. | | | | be used. Maximum length is 7 | User password only has | | | | characters. It is case sensitive. | limited access to the setup | | | | <b>Note:</b> Removing the administrator | items. | | | | password also automatically | | | | | removes the user password. | | | Setup Item | Options | Help Text | Comments | |-------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Front Panel Lockout | Enabled<br><b>Disabled</b> | If enabled, locks the power button and reset button on the system's front panel. If [Enabled] is selected, power and reset must be controlled via a system management interface. | | | TPM State | Enabled and Activated Enabled and Deactivated Disabled and Activated Disabled and Deactivated | management interrace. | Information only. Shows the current TPM device state. A disabled TPM device does not execute commands that use the TPM functions and TPM security operations are not available. An enabled and deactivated TPM is in the same state as a disabled TPM except setting of the TPM ownership is allowed if not present already. An enabled and activated TPM executes all commands that use the TPM functions and TPM security operations | | TPM Administrative<br>Control | No Operation Turn On Turn Off Clear Ownership | [No Operation] - No changes to current state. [Turn On] - Enables and activates TPM. [Turn Off] - Disables and deactivates TPM. [Clear Ownership] - Removes the TPM ownership authentication and returns the TPM to a factory default state. Note: The BIOS setting returns to [No Operation] on every boot cycle by default. | are also available. | # 5.3.2.4 Server Management Screen The Server Management screen allows the user to configure several server management features. This screen also provides an access point to the screens for configuring console redirection and displaying system information. To access this screen from the Main screen, select Server Management. Figure 31. Setup Utility — Server Management Configuration Screen Display Table 32. Setup Utility — Server Management Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | Assert NMI on SERR | <b>Enabled</b> Disabled | On SERR, generate an NMI and log an error. Note: [Enabled] must be selected for the Assert NMI on PERR setup option to be visible. | | | Assert NMI on PERR | <b>Enabled</b> Disabled | On PERR, generate an NMI and log an error.<br>Note: This option is only active if the Assert NMI on<br>SERR option is [Enabled] selected. | | | Resume on AC Power<br>Loss | Stay Off<br>Last state<br>Reset | System action to take on AC power loss recovery. [Stay Off] - System stays off. [Last State] - System returns to the same state before the AC power loss. [Reset] - System powers on. | | | Clear System Event<br>Log | Enabled<br><b>Disabled</b> | If enabled, clears the System Event Log. All current entries will be lost. Note: This option is reset to [Disabled] after a reboot. | | | FRB-2 Enable | <b>Enabled</b> Disabled | Fault Resilient Boot (FRB). If enabled, the BIOS programs the BMC watchdog timer for approximately 6 minutes. If the BIOS does not complete POST before the timer expires, the BMC resets the system. | | | O/S Boot Watchdog<br>Timer | Enabled<br><b>Disabled</b> | If enabled, the BIOS programs the watchdog timer with the timeout value selected. If the OS does not complete booting before the timer expires, the BMC resets the system and an error is logged. Requires OS support or Intel Management Software. | | | O/S Boot Watchdog<br>Timer Policy | Power Off<br>Reset | If the OS boot watchdog timer is enabled, this is the system action taken if the watchdog timer expires. [Reset] - System performs a reset. [Power Off] - System powers off. | Grayed out when O/S Boot<br>Watchdog Timer is disabled. | | O/S Boot Watchdog<br>Timer Timeout | 5 minutes 10 minutes 15 minutes 20 minutes | If the OS watchdog timer is enabled, this is the timeout value used by the BIOS to configure the watchdog timer. | Grayed out when O/S Boot<br>Watchdog Timer is disabled. | | Plug & Play BMC<br>Detection | Enabled<br><b>Disabled</b> | If enabled, the BMC is detectable by OSs that support plug and play loading of an IPMI driver. Do not enable if your OS does not support this driver. | | | ACPI 1.0 Support | Enabled<br><b>Disabled</b> | [Enabled] - Publish ACPI 1.0 version of FADT in Root<br>System Description Table.<br>May be required for compatibility with OS versions that<br>only support ACPI 1.0. | Needs to be [Enabled] for<br>Microsoft Windows 2000*<br>support. | | Console Redirection | | View/Configure console redirection information and settings. | Takes the user to the Console Redirection screen. | | System Information | | View system information | Takes the user to the System Information screen. | #### 5.3.2.4.1 Console Redirection Screen The Console Redirection screen allows the user to enable or disable console redirection and configure the connection options for this feature. To access this screen from the Main screen, select Server Management > Console Redirection. Figure 32. Setup Utility — Console Redirection Screen Display Intel order number: E39530-005 Table 33. Setup Utility — Console Redirection Configuration Fields | Setup Item | Options | Help Text | Comments | |-----------------------|---------------|--------------------------------------------------------------|----------| | Console Redirection | Disabled | Console redirection allows a serial port to be used for | | | | Serial Port A | server management tasks. | | | | Serial Port B | [Disabled] - No console redirection. | | | | | [Serial Port A] - Configure serial port A for console | | | | | redirection. | | | | | [Serial Port B] - Configure serial port B for console | | | | | redirection. | | | | | Enabling this option disables the display of the Quiet | | | | | Boot logo screen during POST. | | | Flow Control | None | Flow control is the handshake protocol. | | | | RTS/CTS | Setting must match the remote terminal application. | | | | | [None] - Configure for no flow control. | | | | | [RTS/CTS] - Configure for hardware flow control. | | | Baud Rate | 9600 | Serial port transmission speed. Setting must match the | | | | 19.2K | remote terminal application. | | | | 38.4K | | | | | 57.6K | | | | | 115.2K | | | | Terminal Type | PC-ANSI | Character formatting used for console redirection. | | | | VT100 | Setting must match the remote terminal application. | | | | VT100+ | | | | | VT-UTF8 | | | | Legacy OS Redirection | Disabled | This option enables legacy OS redirection (i.e., DOS) on | | | | Enabled | serial port. If it is enabled, the associated serial port is | | | | | hidden from the legacy OS. | | #### 5.3.2.5 Server Management System Information Screen The Server Management System Information screen allows the user to view part numbers, serial numbers, and firmware revisions. To access this screen from the Main screen, select Server Management > System Information. Figure 33. Setup Utility — Server Management System Information Screen Display Table 34. Setup Utility — Server Management System Information Fields | Setup Item | Options | Help Text | Comments | |-----------------------|---------|-----------|-----------------------------------------------------------------------------------------------------| | Board Part Number | | | Information only | | Board Serial Number | | | Information only | | System Part Number | | | Information only | | System Serial Number | | | Information only | | Chassis Part Number | | | Information only | | Chassis Serial Number | | | Information only | | Asset Tag | | | Information only | | BMC Firmware Revision | | | Information only | | HSC Firmware Revision | | | Information only. If there is no HSC installed, the Firmware Revision Number will appear as "0.00". | | ME Firmware Revision | | | Information only | | SDR Revision | | | Information only | | UUID | | | Information only | #### 5.3.2.6 Boot Options Screen The Boot Options screen displays any bootable media encountered during POST and allows the user to configure the desired boot device. To access this screen from the Main screen, select Boot Options. Figure 34. Setup Utility — Boot Options Screen Display Table 35. Setup Utility — Boot Options Screen Fields | Setup Item | Options | Help Text | Comments | |--------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | Boot Timeout | 0 - 65535 | The number of seconds the BIOS should pause at the end of POST to allow the user to press the [F2] key for entering the BIOS Setup utility. Valid values are 0-65535. Zero is the default. A value of 65535 causes the system to go to the Boot Manager menu and wait for user input for every system boot. | After entering the necessary timeout, press the Enter key to register that timeout value to the system. These settings are in seconds. | | Boot Option #x | Available boot devices. | Set system boot order by selecting the boot option for this position. | | | Hard Disk Order | | Set the order of the legacy devices in this group. | Displays when one or more hard disk drives are in the system. | | CDROM Order | | Set the order of the legacy devices in this group. | Displays when one or more CD-ROM drives are in the system. | | Floppy Order | | Set the order of the legacy devices in this group. | Displays when one or more floppy drives are in the system. | | Network Device Order | | Set the order of the legacy devices in this group. | Displays when one or more of these devices are available in the system. | | BEV Device Order | | Set the order of the legacy devices in this group. | Displays when one or more of these devices are available in the system. | | Add New Boot Option | | Add a new EFI boot option to the boot order. | This option is only displayed if an EFI bootable device is available to the system (for example, a USB drive). | | Delete Boot Option | | Remove an EFI boot option from the boot order. | If the EFI shell is deleted, it is restored on the next system reboot. It cannot be permanently deleted. | | EFI Optimized Boot | Enabled<br><b>Disabled</b> | If enabled, the BIOS only loads modules required for booting EFI-aware Operating Systems. | Grayed out when [SW RAID] SATA Mode is Enabled. SW RAID can only be used in Legacy Boot mode. | | Use Legacy Video for EFI<br>OS | Enabled<br><b>Disabled</b> | If enabled, the BIOS will use the legacy video ROM instead of the EFI video ROM. | Only appears when EFI Optimized Boot is enabled. | | Boot Option Retry | Enabled<br><b>Disabled</b> | If enabled, this continually retries non-<br>EFI-based boot options without waiting<br>for user input. | | | USB Boot Priority | <b>Enabled</b> Disabled | If enabled newly discovered USB devices will be put to the top of their boot device category. If disabled newly discovered USB devices will be put at the bottom of the respective list | | If all types of bootable devices are installed in the system, the default boot order is: - 1. CD/DVD-ROM - 2. Floppy Disk Drive - 3. Hard Disk Drive - 4. PXE Network Device - 5. BEV (Boot Entry Vector) Device - 6. EFI Shell and EFI Boot paths #### 5.3.2.6.1 Add New Boot Option Screen The Add Boot Option screen allows the user to remove an EFI boot option from the boot order. To access this screen from the Main screen, select Boot Options > Delete Boot Options. Figure 35. Setup Utility — Add New Boot Option Screen Display Table 36. Setup Utility — Add New Boot Option Fields | Setup Item | Options | Help Text | Comments | |-----------------------|--------------------------------|----------------------------------------------------------------|----------| | Add boot option label | | Create the label for the new boot option. | | | Select File system | Select one from list provided. | Select one file system from the list. | | | Path for boot option | | Enter the path to boot option in the format \path\filename.efi | | | Save | | Save the boot option. | | #### 5.3.2.6.2 Delete Boot Option Screen The Delete Boot Option screen allows the user to remove an EFI boot option from the boot order. Note that while you can delete the Internal EFI Shell in this screen, it is restored to the Boot Order on the next reboot. You cannot permanently delete the Internal EFI Shell. To access this screen from the Main screen, select Boot Options > Delete Boot Options. Figure 36. Setup Utility — Delete Boot Option Screen Display Table 37. Setup Utility — Delete Boot Option Fields | Setup Item | Options | Help Text | Comments | |--------------------|----------------------|------------------------------------|---------------------------------| | Delete Boot Option | Select one to Delete | Remove an EFI boot option from the | If the EFI shell is deleted, it | | | Internal EFI Shell | boot order. | is restored on the next | | | | | system reboot. It cannot | | | | | be permanently deleted. | #### 5.3.2.6.3 Hard Disk Order Screen The Hard Disk Order screen allows the user to control the hard disks. To access this screen from the Main screen, select Boot Options > Hard Disk Order. Figure 37. Setup Utility — Hard Disk Order Screen Display Table 38. Setup Utility — Hard Disk Order Fields | Setup Item | Options | Help Text | Comments | |--------------|-------------------------------------------------|-----------------------------------------------------------------------|----------| | Hard Disk #1 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | | Hard Disk #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | #### 5.3.2.6.4 CDROM Order Screen The CDROM Order screen allows the user to control the CDROM devices. To access this screen from the Main screen, select Boot Options > CDROM Order. Figure 38. Setup Utility — CDROM Order Screen Display Table 39. Setup Utility — CDROM Order Fields | Setup Item | Options | Help Text | Comments | |------------|-------------------------------------------------|-----------------------------------------------------------------------|----------| | CDROM #1 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | | CDROM #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | ### 5.3.2.6.5 Floppy Order Screen The Floppy Order screen allows the user to control the floppy drives. To access this screen from the Main screen, select Boot Options > Floppy Order. Figure 39. Setup Utility — Floppy Order Screen Display Table 40. Setup Utility — Floppy Order Fields | Setup Item | Options | Help Text | Comments | |----------------|-------------------------------------------------|-----------------------------------------------------------------------|----------| | Floppy Disk #1 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | | Floppy Disk #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | #### 5.3.2.6.6 Network Device Order Screen The Network Device Order screen allows the user to control the network bootable devices. To access this screen from the Main screen, select Boot Options > Network Device Order. Figure 40. Setup Utility — Network Device Order Screen Display Table 41. Setup Utility — Network Device Order Fields | Setup Item | Options | Help Text | Comments | |-------------------|-------------------------------------------------|-----------------------------------------------------------------------|----------| | Network Device #1 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | | Network Device #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | #### 5.3.2.6.7 BEV Device Order Screen The BEV Device Order screen allows the user to control the BEV bootable devices. To access this screen from the Main screen, select Boot Options > BEV Device Order. Figure 41. Setup Utility — BEV Device Order Screen Display Table 42. Setup Utility — BEV Device Order Fields | Setup Item | Options | Help Text | Comments | |---------------|-------------------------------------------------|-----------------------------------------------------------------------|----------| | BEV Device #1 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | | BEV Device #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | | #### 5.3.2.7 Boot Manager Screen The Boot Manager screen allows the user to view a list of devices available for booting, and to select a boot device for immediately booting the system. To access this screen from the Main screen, select Boot Manager. Figure 42. Setup Utility — Boot Manager Screen Display Table 43. Setup Utility — Boot Manager Screen Fields | Setup Item | Options | Help Text | Comments | |--------------------|---------|-----------------------------------------|----------| | Internal EFI Shell | | Select this option to boot now. | | | | | Note: This list is not the system boot | | | | | option order. Use the Boot Options menu | | | | | to view and configure the system boot | | | | | option order. | | | Boot Device #x | | Select this option to boot now. | | | | | Note: This list is not the system boot | | | | | option order. Use the Boot Options menu | | | | | to view and configure the system boot | | | | | option order. | | Intel order number: E39530-005 ## 5.3.2.8 Error Manager Screen The Error Manager screen displays any errors encountered during POST. Figure 43. Setup Utility — Error Manager Screen Display Table 44. Setup Utility — Error Manager Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------|---------|-----------|----------------------------------------| | Displays System Errors | | | Information only. Displays errors that | | | | | occurred during the POST. | Intel order number: E39530-005 #### 5.3.2.9 Exit Screen The Exit screen allows the user to choose whether to save or discard the configuration changes made on the other screens. It also allows the user to restore the server to the factory defaults or to save or restore them to set of user-defined default values. If Load Default Values is selected, the system applies the factory default settings (noted in bold in the tables in this chapter). If Load User Default Values is selected, the system is restored to the previously-saved, user-defined default values. Figure 44. Setup Utility — Exit Screen Display Table 45. Setup Utility — Exit Screen Fields | Setup Item | Help Text | Comments | |--------------------------|---------------------------------------------------|----------------------------------------| | Save Changes and Exit | Exit the BIOS Setup utility after saving changes. | User prompted for confirmation only if | | | The system reboots if required. | any of the setup fields were modified. | | | The [F10] key can also be used. | | | Discard Changes and Exit | Exit the BIOS Setup utility without saving | User prompted for confirmation only if | | | changes. | any of the setup fields were modified. | | | The [Esc] key can also be used. | | | Save Changes | Save changes without exiting the BIOS Setup | User prompted for confirmation only if | | | Utility. | any of the setup fields were modified. | | | Note: Saved changes may require a system reboot | | | | before taking effect. | | | Discard Changes | Discard changes made since the last Save | User prompted for confirmation only if | | | Changes operation was performed. | any of the setup fields were modified. | | Load Default Values | Load factory default values for all BIOS Setup | User prompted for confirmation. | | | utility options. | | | | The [F9] key can also be used. | | | Setup Item | Help Text | Comments | |--------------------------|--------------------------------------------------|---------------------------------| | Save as User Default | Save current BIOS Setup utility values as custom | User prompted for confirmation. | | Values | user default values. If needed, the user default | | | | values can be restored via the Load User Default | | | | Values option below. | | | | Note: Clearing the CMOS or NVRAM does not | | | | cause the User Default values to be reset to the | | | | factory default values. | | | Load User Default Values | Load user default values. | User prompted for confirmation. | Revision 1.1 99 # 6. Connector / Header Locations and Pin-outs ## 6.1 Board Connector Information The following section provides detailed information regarding all connectors, headers, and jumpers on the workstation board. The following table lists all connector types available on the board and the corresponding preference designators printed on the silkscreen. **Table 46. Board Connector Matrix** | Connector | Quantity | Reference Designators | Connector Type | Pin Count | |--------------------------------|----------|------------------------------------------------------------------------|--------------------------------------------------|-----------| | | | J1K3 | Main power | 24 | | Power supply | 4 | J9K1 | CPU 1 power | 8 | | Power Supply | 4 | J9A1 | CPU 2 Power | 8 | | | | J9K2 | P/S aux / IPMB | 5 | | CPU | 2 | U7J1, U7C1 | CPU sockets | 1366 | | Main memory | 12 | J4F1, J5F1, J5F2, J5F3, J6F1, J6F2, J8F1, J8F2, J8F3, J9F1, J9F2, J9F3 | DIMM sockets | 240 | | PCI Express* x16 | 4 | J3B1, J4B1 | Card edge | | | PCI Express* x8 | 1 | [2B1 | | | | PCI Express* x4 | 1 | [2B2 | Card edge | | | 32bit PCI | 1 | J1B2 | Card edge | | | Intel® RMM3 | 1 | Ĭ1C1 | Mezzanine | 34 | | SAS Module | 1 | J <sub>2</sub> J <sub>1</sub> | Mezzanine | 50 | | SATA Software<br>RAID 5 Key | 1 | J1F2 | Key holder | 3 | | System fans | 4 | J1K1, J1K2, J1K4, J1K5 | Header | 6 | | System fans | 1 | J5B1 | Header | 4 | | CPU fans | 2 | J7K1, J9A2 | Header | 4 | | Battery | 1 | BT5B1 | Battery holder | 3 | | Stacked RJ45 /<br>2xUSB | 2 | JA5A1, JA6A2 | External LAN built-in magnetic and dual USB | 22 | | Audio | 1 | J6A1 | External audio port | | | Audio | 1 | J8A1 | Internal front<br>panel audio<br>header | 10 | | S/PDIF | 1 | J4C1 | Internal S/PDIF<br>header | 3 | | 1394 | 1 | J1D2 | Internal 1394<br>port | 10 | | Stacked Serial port<br>A/1394 | 1 | J8A2 | External RJ45<br>Serial Port A and<br>6-pin 1394 | | | Serial port A<br>Configuration | 1 | J4B2 | Jumper | 3 | | Serial port B | 1 | J1B1 | Header | 9 | | Front panel | 1 | [1B3 | Header | 24 | | Connector | Quantity | Reference Designators | Connector Type | Pin Count | |--------------------------|----------|------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------| | Internal USB | 2 | J1D1, J1D4 | Header | 10 | | USB_SSD | 1 | J1D3 | Low profile<br>header | 10 | | Internal USB | 1 | J1H2 | Header | 4 | | Chassis Intrusion | 1 | J2D1 | Header | 2 | | Serial ATA | 6 | J1G1, J1G4, J1G5, J1E3, J1F1, J1F4 | Header | 7 | | HSBP | 2 | J1F5, J1G3 | Header | 4 | | SATA SGPIO | 1 | J1G2 | Header | 4 | | LCP/IPMB | 1 | J1G6 | Header | 4 | | Configuration jumpers | 4 | J2C1 (CMOS Clear), J1E2 (ME Force Update), J1E4<br>(Password Clear), J1E5 (BIOS Recovery), J1H1 (BMC<br>Force Update), | Jumper | 3 | | HDD Activity Led | 1 | J1E1 | Header | 2 | | Internal Video<br>Header | 1 | J3B2 | Header | 14 | ## 6.2 Power Connectors The main power supply connection uses an SSI-compliant 2x12 pin connector (J1K3). Three additional power-related connectors also exist: - Two SSI-compliant 2x4 pin power connectors (J9A1, J9K1) to provide 12-V power to the CPU voltage regulators and memory. - One SSI-compliant 1x5 pin connector (J9K2) to provide I<sup>2</sup>C monitoring of the power supply The following tables define these connector pin-outs. Table 47. Power Connector Pin-out (J1K3) | Pin | Signal | Color | Pin | Signal | Color | |-----|----------|--------|-----|-------------|--------| | 1 | +3.3 Vdc | Orange | 13 | +3.3 Vdc | Orange | | 2 | +3.3 Vdc | Orange | 14 | -12 Vdc | Blue | | 3 | GND | Black | 15 | GND | Black | | 4 | +5 Vdc | Red | 16 | PS_ON# | Green | | 5 | GND | Black | 17 | GND | Black | | 6 | +5 Vdc | Red | 18 | GND | Black | | 7 | GND | Black | 19 | GND | Black | | 8 | PWR_OK | Gray | 20 | RSVD_(-5 V) | White | | 9 | 5 VSB | Purple | 21 | +5 Vdc | Red | | 10 | +12 Vdc | Yellow | 22 | +5 Vdc | Red | | 11 | +12 Vdc | Yellow | 23 | +5 Vdc | Red | | 12 | +3.3 Vdc | Orange | 24 | GND | Black | Revision 1.1 101 Table 48. CPU 1 Power Connector Pin-out (J9A1) | Pin | Signal | Color | |-----|-------------------|----------------| | 1 | GND of Pin 5 | Black | | 2 | GND of Pin 6 | Black | | 3 | GND of Pin 7 | Black | | 4 | GND of Pin 8 | Black | | 5 | +12 Vdc CPU1 | Yellow / black | | 6 | +12 Vdc CPU1 | Yellow / black | | 7 | +12 Vdc DDR3_CPU1 | Yellow / black | | 8 | +12 Vdc DDR3_CPU1 | Yellow / black | Table 49. CPU 2 Power Connector Pin-out (J9K1) | Pin | Signal | Color | |-----|-------------------|----------------| | 1 | GND of Pin 5 | Black | | 2 | GND of Pin 6 | Black | | 3 | GND of Pin 7 | Black | | 4 | GND of Pin 8 | Black | | 5 | +12 Vdc CPU2 | Yellow / black | | 6 | +12 Vdc CPU2 | Yellow / black | | 7 | +12 Vdc DDR3_CPU2 | Yellow / black | | 8 | +12 Vdc DDR3_CPU2 | Yellow / black | **Table 50. Power Supply Signal Connector Pin-out (J9K2)** | Pin | Signal | Color | |-----|------------------|--------| | 1 | SMB_CLK_FP_PWR_R | Orange | | 2 | SMB_DAT_FP_PWR_R | Black | | 3 | SMB_ALRT_3_ESB_R | Red | | 4 | 3.3 V SENSE- | Yellow | | 5 | 3.3 V SENSE+ | Green | # 6.3 System Management Headers ## 6.3.1 Intel® Remote Management Module 3 (Intel® RMM3) Connector A 34-pin Intel<sup>®</sup> RMM3 connector (J1C1) is included on the workstation board to support the optional Intel<sup>®</sup> Remote Management Module 3. This workstation board does not support third-party management cards. 102 Revision 1.1 **Note:** This connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Intel<sup>®</sup> RMM) or the Intel<sup>®</sup> Remote Management Module 2 (Intel<sup>®</sup> RMM2) Table 51. Intel<sup>®</sup> RMM3 Connector Pin-out (J1C1) | Pin | Signal Name | Pin | Signal Name | |-----|------------------------|------------------------|---------------------------------------------------------------------------------------| | 1 | 3V3_AUX | 2 | RMII_MDIO | | 3 | 3V3_AUX | 4 | RMII_MDC | | 5 | GND | 6 | RMII_RXD1 | | 7 | GND | 8 | RMII_RXD0 | | 9 | GND | 10 | RMII_RX_DV | | 11 | GND | 12 | RMII_REF_CLK | | 13 | GND | 14 | RMII_RX_ER | | 15 | GND | 16 | RMII_TX_EN | | 17 | GND | ) 18 KEY (pin removed) | | | 19 | GND | 20 | RMII_TXD0 | | 21 | 21 GND 22 RMII_TXD1 | | RMII_TXD1 | | 23 | 23 3V3_AUX 24 SPI_CS_N | | SPI_CS_N | | 25 | 3V3_AUX | 26 | NC (spare) | | 27 | 3V3_AUX | 28 | SPI_DO | | 29 | GND | 30 | SPI_CLK | | 31 | GND | 32 | SPI_DI | | 33 | GND | 34 | RMM3_Present_N (pulled high on baseboard and shorted to ground on the plug-in module) | #### 6.3.2 LCP / IPMB Header Table 52. LPC / IPMB Header Pin-out (J1G6) | Pin | Signal Name | Description | |-----|-------------------|-------------------------------| | 1 | SMB_IPMB_5VSB_DAT | BMC IMB 5V standby data line | | 2 | GND | Ground | | 3 | SMB_IPMB_5VSB_CLK | BMC IMB 5V standby clock line | | 4 | P5V_STBY | +5 V standby power | #### 6.3.3 HSBP Header Table 53. HSBP Header Pin-out (J1F5, J1G3) | Pin | Signal Name | Description | |-----|-----------------|-----------------------| | 1 | SMB_IPMB_5V_DAT | BMC IMB 5V Data Line | | 2 | GND | Ground | | 3 | SMB_IPMB_5V_CLK | BMC IMB 5V Clock Line | | 1 | P5V - HSBP_A | +5V for HSBP A | |---|--------------|-------------------| | 4 | GND - HSBP_B | Ground for HSBP B | ### 6.3.4 SGPIO Header Table 54. SGPIO Header Pin-out (J1G2) | Pin | Signal Name | Description | |-----|----------------|--------------------| | 1 | SGPIO_CLOCK | SGPIO Clock Signal | | 2 | SGPIO_LOAD | SGPIO Load Signal | | 3 | SGPIO_DATAOUTO | SGPIO Data Out | | 4 | SGPIO_DATAOUT1 | SGPIO Data In | ## 6.4 Front Panel Connector The workstation board provides a 24-pin SSI front panel connector (J1B3) for use with Intel® and third-party chassis. The following table provides the pin-out for this connector. Table 55. Front Panel SSI Standard 24-pin Connector Pin-out (J1B3) | Pi<br>n | Signal Name | Description | Pi<br>n | Signal Name | Description | |---------|----------------------------------|--------------------------------------|---------|----------------------------|-------------------------| | 1 | P3V3_STBY<br>(Power_LED_Anode) | Power LED + | 2 | P3V3_STBY | Front Panel<br>Power | | 3 | Key | No Connection | 4 | P5V_STBY (ID LED<br>Anode) | ID LED + | | 5 | FP_PWR_LED_N | Power LED - | 6 | FP_ID_LED_BUF_N | ID LED - | | 7 | P3V3<br>(HDD_ACTIVITY_Anode<br>) | HDD Activity<br>LED + | 8 | FP_LED_STATUS_<br>GREEN_N | Status LED<br>Green - | | 9 | LED_HDD_ACTIVITY_N | HDD Activity<br>LED - | 1<br>0 | FP_LED_STATUS_<br>AMBER_N | Status LED<br>Amber - | | 1 | FP_PWR_BTN_N | Power Button | 1<br>2 | NIC1_ACT_LED_N | NIC 1 Activity<br>LED - | | 1<br>3 | GND (Power Button<br>GND) | Power Button<br>Ground | 1<br>4 | NIC1_LINK_LED_N | NIC 1 Link LED - | | 1<br>5 | BMC_RST_BTN_N | Reset Button | 1<br>6 | SMB_SENSOR_3V3<br>STB_DATA | SMB Sensor<br>DATA | | 1<br>7 | BND (Reset GND) | Reset Button<br>Ground | 1<br>8 | SMB_SENSOR_3V3<br>STB_CLK | SMB Sensor<br>Clock | | 1<br>9 | FP_ID_BTN_N | ID Button | 2<br>0 | FP_CHASSIS_INTR<br>U | Chassis<br>Intrusion | | 2 | FM_SIO_TEMP_SENSOR | Front Panel<br>Temperature<br>Sensor | 2 | NIC2_ACT_LED_N | NIC 2 Activity<br>LED - | | 2 | FP_NMI_BTN_N | NMI Button | 2<br>4 | NIC2_LINK_LED_N | NIC 2 Link LED - | 104 Revision 1.1 #### 6.5 I/O Connectors #### 6.5.1 NIC Connectors The workstation board provides two stacked RJ-45 / 2xUSB connectors side-by-side on the back edge of the board (JA5A1, JA6A2). The pin-out for NIC connectors is identical and defined in the following table. Table 56. RJ-45 10/100/1000 NIC Connector Pin-out (JA5A1, JA6A2) | Pin | Signal Name | |---------|-----------------------| | 1 | GND | | 2 | P1V8_NIC | | 3 | NIC_A_MDI3P | | 4 | NIC_A_MDI3N | | 5 | NIC_A_MDI2P | | 6 | NIC_A_MDI2N | | 7 | NIC_A_MDI1P | | 8 | NIC_A_MDI1N | | 9 | NIC_A_MDIOP | | 10 | NIC_A_MDION | | 11 (D1) | NIC_LINKA_1000_N (LED | | 12 (D2) | NIC_LINKA_100_N (LED) | | 13 (D3) | NIC_ACT_LED_N | | 14 | NIC_LINK_LED_N | | 15 | GND | | 16 | GND | ## 6.5.2 SATA Connectors The workstation board provides up to six SATA connectors: SATA-0 (J1G5), SATA-1 (J1G4), SATA-2 (J1G1), SATA-3 (J1F4), SATA-4 (J1F1), and SATA-5 (J1E3). The pin configuration for each connector is identical and defined in the following table. Table 57. SATA / SAS Connector Pin-out (J1E3, J1G1, J1G4, J1G5, J1F1, J1F4) | Pin | Signal Name | Description | |-----|--------------|---------------------------------------------| | 1 | GND | Ground | | 2 | SATA TX_P_C | Positive side of transmit differential pair | | 3 | SATA TX_N_C | Negative side of transmit differential pair | | 4 | GND | Ground | | 5 | SATA _RX_N_C | Negative side of receive differential pair | | 6 | SATA _RX_P_C | Positive side of receive differential pair | | 7 | GND | Ground | Revision 1.1 105 #### 6.5.3 SAS Module Slot The workstation board provides one mezzanine slot (J2J1) to support the SAS Module card. The following table defines the pin-out. Table 58. SAS Module Slot Pin-out (J2J1) | Pin | Name | Pin | Name | |-----|-----------------------|-----|-----------------------| | 1 | P3V3_AUX | 2 | RST_LPC_SAS_N | | 3 | SW_RAID_MODE | 4 | GND | | 5 | PE_ICH10_SAS_SW_C_TP0 | 6 | PE_ICH10_SAS_SW_C_TN0 | | 7 | GND | 8 | GND | | 9 | PE_ICH10_SAS_SW_C_TP1 | 10 | PE_ICH10_SAS_SW_C_TN1 | | 11 | GND | 12 | GND | | 13 | PE_ICH10_SAS_SW_C_TN2 | 14 | PE_ICH10_SAS_SW_C_TN2 | | 15 | GND | 16 | GND | | 17 | PE_ICH10_SAS_SW_C_TN3 | 18 | PE_ICH10_SAS_SW_C_TN3 | | 19 | GND | 20 | FM_SAS_PRSNT_N | | 21 | PE_WAKE_N | 22 | FM_SAS_RST_N | | 23 | P3V3 | 24 | PE_RXN<2> | | 25 | P3V3 | 26 | P3V3_AUX | | 27 | GND | 28 | PE_ICH10_SAS_SW_RXP0 | | 29 | PE_ICH10_SAS_SW_RXN0 | 30 | GND | | 31 | GND | 32 | PE_ICH10_SAS_SW_RXP1 | | 33 | PE_ICH10_SAS_SW_RXN1 | 34 | GND | | 35 | GND | 36 | PE_ICH10_SAS_SW_RXP2 | | 37 | PE_ICH10_SAS_SW_RXN2 | 38 | GND | | 39 | GND | 40 | PE_ICH10_SAS_SW_RXP3 | | 41 | PE_ICH10_SAS_SW_RXN3 | 42 | GND | | 43 | GND | 44 | CLK_100M_SAS_DP | | 45 | CLK_100M_SAS_DN | 46 | GND | | 47 | GND | 48 | P3V3 | | 49 | P3V3 | 50 | P3V3 | #### 6.5.4 Serial Port Connectors The workstation board provides one external RJ-45 Serial A port (J8A2) and one internal 9-pin Serial B header (J1B1). The following tables define the pin-outs. Table 59. External RJ45 Serial A Port Pin-out (J8A2) | RJ-45 | Signal Name | Description | |-------|-------------|-----------------| | 1 | RTS | Request to Send | 106 Revision 1.1 | 2 | DTR | Data Terminal Ready | |---|---------|---------------------| | 3 | TD | Transmitted Data | | 4 | SGND | Signal Ground | | 5 | RI | Ring Indicator | | 6 | RD | Received Data | | 7 | DCD/DSR | DCD or DSR | | 8 | CTS | Clear To Send | Table 60. Internal 9-pin Serial B Header Pin-out (J1B1) | Pin | Signal Name | Description | |-----|-------------|---------------------------| | 1 | SPB_DCD | DCD (carrier detect) | | 2 | SPB_DSR | DSR (data set ready) | | 3 | SPB_SIN_L | RXD (receive data) | | 4 | SPB_RTS | RTS (request to send) | | 5 | SPB_SOUT_N | TXD (Transmit data) | | 6 | SPB_CTS | CTS (clear to send) | | 7 | SPB_DTR | DTR (Data terminal ready) | | 8 | SPB_RI | RI (Ring indicate) | | 9 | SPB_EN_N | Enable | #### 6.5.5 USB Connector The following table details the pin-out of the external USB connectors (JA5A1, JA6A2) found on the back edge of the workstation board. Table 61. External USB Connector Pin-out (JA5A1, JA6A2) | Pin | Signal Name | Description | |-----|-------------|----------------------------------------------------| | 1 | USB_OC | USB_PWR | | 2 | USB_PN | DATALO (Differential data line paired with DATAHO) | | 3 | USB_PP | DATAHO (Differential data line paired with DATALO) | | 4 | GND | Ground | Two 2x5 connectors on the workstation board (J1D1, J1D4) provide support for four additional USB ports. J1D2 is recommended for front panel USB ports. **Table 62. Internal USB Connector Pin-out (J1D1)** | Pin | Signal Name | Description | |-----|-------------|--------------------| | 1 | USB2_VBUS4 | USB power (port 4) | Revision 1.1 107 | 2 | USB2_VBUS5 | USB power (port 5) | |----|------------------|----------------------------| | 3 | USB_ICH_P4N_CONN | USB port 4 negative signal | | 4 | USB_ICH_P5N_CONN | USB port 5 negative signal | | 5 | USB_ICH_P4P_CONN | USB port 4 positive signal | | 6 | USB_ICH_P5P_CONN | USB port 5 positive signal | | 7 | Ground | | | 8 | Ground | | | 9 | Key | No pin | | 10 | TP_USB_ICH_NC | Test point | Table 63. Internal USB Connector Pin-out (J1D4) | Pin | Signal Name | Description | |-----|------------------|----------------------------| | 1 | USB2_VBUS6 | USB power (port 6) | | 2 | USB2_VBUS8 | USB power (port 8) | | 3 | USB_ICH_P6N_CONN | USB port 6 negative signal | | 4 | USB_ICH_P8N_CONN | USB port 8 negative signal | | 5 | USB_ICH_P6P_CONN | USB port 6 positive signal | | 6 | USB_ICH_P8P_CONN | USB port 8 positive signal | | 7 | Ground | | | 8 | Ground | | | 9 | Key | No pin | | 10 | TP_USB_ICH_NC | Test point | One low-profile 2x5 connector (J1D3) on the workstation board provides an option to support a low-profile Solid State Drive. Table 64. Pin-out of Internal USB Connector for Low-Profile Solid State Drive (J1D3) | Pin | Signal Name | Description | |-----|-------------|-----------------------------| | 1 | +5V | USB power | | 2 | NC | Not Connect | | 3 | USB Data - | USB port 11 negative signal | | 4 | NC | Not Connect | | 5 | USB Data + | USB port 11 positive signal | | 6 | NC | Not Connect | | 7 | Ground | | | 8 | NC | Not Connect | | 9 | Key | No pin | | 10 | LED# | Activity LED | One additional Type A USB port (J1H2) is provided on the workstation board to support the installation of a USB device inside the workstation chassis. Table 65. Internal Type A USB Port Pin-out (J1H2) | Pin | Signal Name | Description | |-----|-------------|----------------------------| | 1 | USB_OC | USB_PWR | | 2 | USB_ICH_P7N | USB port 7 negative signal | | 3 | USB_ICH_P7P | USB port 7 positive signal | | 4 | GND | Ground | #### 6.5.6 IEEE 1394a connectors The following table details the pin-out of the external IEEE 1394a port (J8A2). Table 66.External IEEE 1394a Port Pin-out (J8A2) | Pin | Signal Name | Description | |-----|-------------|---------------------| | 1 | Power | 1394 Power | | 2 | GND | Ground | | 3 | TPB- | TPB negative signal | | 4 | TPB+ | TPB positive signal | | 5 | TPA- | TPA negative signal | | 6 | TPA+ | TPA positive signal | The following table details the pin-out of the internal 1394 connector (J1D2). Table 67. Internal 1394 Port Pin-out (J1D2) | Pin | Signal Name | Description | |-----|-------------|---------------------| | 1 | GND | Ground | | 2 | Key | | | 3 | PWR | 1394 Power | | 4 | PWR | 1394 Power | | 5 | TPB- | TPB negative signal | | 6 | TPB+ | TPB positive signal | | 7 | GND | Ground | | 8 | GND | Ground | | 9 | TPA- | TPA negative signal | | 10 | TPA+ | TPA positive signal | Revision 1.1 109 #### 6.6 Audio Connectors The workstation board provides one stacked audio connector on the back edge of the board (J6A1). This stacked connector provides six jacks for audio connections (Back Surround Out, Center/LFE Out, Front Surround Out, Line-in, Microphone in, and Side Surround Out). The following table details the pin out of the internal front panel audio header (J1D2). Pin Signal Name Description Port 2 L Audio Port 2 Left Channel 2 AGND\_AUD Ground 3 Port 2 R Audio Port 2 Right Channel Presence Detect **Detect Presence of Front** Panel Audio Port 5 Port 1 R Audio Port 1 Right Channel Port 2 Sense Return 7 AGND AUD Ground 8 Key 9 Audio Port 1 Left Channel Port 1 L 10 Port 1 Sense Return Table 68. Internal Front Panel Audio Header Pin-out (J1D2) The following table details the pin out of the internal S/PDIF header (J4C1). Pin Signal Name Description 1 PWR\_P5V S/PDIF Power 2 AUD\_SPDIF\_OUT S/PDIF output 3 GND Ground Table 69. Internal S/PDIF Header Pin-out (J4C1) ## 6.7 Onboard Video Header The adapter cable accessory (FXXSCVDCBL) is required to convert the internal onboard video header to a 15-pin D-Sub Table 70. Onboard Video Header Pin-out (J3B2) | Pin | Signal Name | Description | |-----|-------------|-------------------------------| | 1 | V_IO_R_CONN | Red (analog color signal R) | | 2 | GND | Ground | | 3 | V_IO_G_CONN | Green (analog color signal G) | | 4 | GND | Ground | | 5 | V_IO_B_CONN | Blue (analog color signal B) | 110 Revision 1.1 | 6 | GND | Ground | |----|-----------------|-------------------------| | 7 | V_IO_VSYNC_CONN | VSYNC (vertical sync) | | 8 | GND | Ground | | 9 | V_IO_HSYNC_CONN | HSYNC (horizontal sync) | | 10 | Key | Key | | 11 | V_IO_DDCDAT | DDC_DATA | | 12 | GND | Ground | | 13 | V_IO_DDCCLK | DDC_Clock | | 14 | P5V_VID_CONN | P5V VID | #### 6.8 Fan Headers The workstation board provides three SSI-compliant 4-pin and four SSI-compliant 6-pin fan headers to use as CPU and I/O cooling fans. 3-pin fans are supported on all fan headers. 6-pin fans are supported on headers J1K1, J1K2, J1K4, and J1K5. 4-pin fans are supported on headers J1K1, J1K2, J1K4, J1K5, J7K1, J9A2, and J9A3. The pin configuration for each of the 4-pin and 6-pin fan headers is identical and defined in the following tables. - Two 4-pin fan headers are designated as processor cooling fans: - CPU1 fan (J7K1) - CPU2 fan (J9A2) - Four 6-pin fan headers are designated as hot-swap system fans: - System fan 1 (J1K1) - System fan 2 (J1K4) - System fan 3 (J1K2) - System fan 4 (J1K5) - One 4-pin fan headers is designated as a rear system fan: - System fan 5 (J5B1) Table 71. SSI 4-pin Fan Header Pin-out (J7K1, J9A2, J5B1) | Pin | Signal Name | Туре | Description | |-----|-------------|-------|------------------------------------------------------------------| | 1 | Ground | GND | Ground is the power supply ground | | 2 | 12V | Power | Power supply 12 V | | 3 | Fan Tach | ln | FAN_TACH signal is connected to the BMC to monitor the fan speed | | 4 | Fan PWM | Out | FAN_PWM signal to control fan speed | Table 72. SSI 6-pin Fan Header Pin-out (J1K1, J1K2, J1K4, J1K5) | Pin | Signal Name | Туре | Description | | |-----|---------------|-------|------------------------------------------------------------------|--| | 1 | Ground | GND | Ground is the power supply ground | | | 2 | 12V | Power | Power supply 12 V | | | 3 | Fan Tach | In | FAN_TACH signal is connected to the BMC to monitor the fan speed | | | 4 | Fan PWM | Out | FAN_PWM signal to control fan speed | | | 5 | Fan Presence | In | Indicates the fan is present | | | 6 | Fan Fault LED | Out | Lights the fan fault LED | | Revision 1.1 111 **Note**: Intel Corporation server and workstation boards support peripheral components and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel's own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel® developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the workstation board does not operate correctly when used outside any of their published operating or non-operating limits. # 7. Jumper Blocks The workstation board has several 3-pin jumper blocks that you can use to configure, protect, or recover specific features of the workstation board. Pin 1 on each jumper block is identified by the following symbol on the silkscreen: ▼ Figure 45. Jumper Blocks Table 73. Workstation Board Jumpers (J1E2, J1E4, J1E5, J1H1, J2C1, J2C2, J4B2) | Jumper Name | Pins | System Results | | |-----------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | J1E2: ME Force 1-2 | | ME Firmware Force Update Mode – Disabled (Default) | | | Update | 2-3 ME Firmware Force Update Mode – Enabled | | | | | 1-2 | These pins should have a jumper in place for normal system operation. (Default) | | | | | If these pins are connected, the administrator and user passwords are cleared 5 to 10 seconds after powering on the system. These pins should not be connected for normal operation. | | | J1E5: BIOS Recovery 1-2 These pins should be connected for normal system operation. (Default) | | These pins should be connected for normal system operation. (Default) | | | Jumper Name Pins | | System Results | | |---------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 2-3 | The main system BIOS will not boot with pins 2-3 connected. When connected, the system will only boot from EFI-bootable recovery media with a recovery BIOS image present. | | | J1H1: Force BMC | 1-2 | BMC Firmware Force Update Mode - Disabled (Default) | | | Update | 2-3 | BMC Firmware Force Update Mode – Enabled | | | | 1-2 | These pins should be connected for normal system operation. (Default) | | | J2C1: CMOS Clear | 2-3 | If connected and AC power unplugged, the CMOS settings will clear in 5 seconds. The 2-3 pins should not be connected for normal system operation. | | | J4B2: Serial Port A | 1-2 | Rear RJ-45 Serial A port is configured for DSR to DTR. (Default) | | | Configuration | 2-3 | Rear RJ-45 Serial A port is configured for DCD to DTR. | | ## 7.1 CMOS Clear and Password Reset Usage Procedure The CMOS Clear (J2C1) and Password Reset (J1E4) recovery features are designed so the needed operation is achieved with minimum system down time. The usage procedure for these two features has changed from previous generation Intel® workstation boards. The following procedure outlines the new usage model. #### 7.1.1 Clearing the CMOS - 1. Power down the workstation and unplug the power cord. - 2. Open the workstation chassis. For instructions, see your workstation chassis documentation. - 3. Move jumper (J2C1) from the default operating position (covering pins 1 and 2) to the reset / clear position (covering pins 2 and 3). - Wait five seconds. - 5. Move the jumper back to default position (covering pins 1 and 2). - 6. Close the workstation chassis and reconnect the AC power cord. - 7. Power up the workstation. The CMOS is now cleared and you can reset it by going into the BIOS setup. ### 7.1.2 Clearing the Password - 1. Power down the workstation. Do not unplug the power cord. - 2. Open the chassis. For instructions, see your workstation chassis documentation. - 3. Move jumper (J1E4) from the default operating position (covering pins 1 and 2) to the password clear position (covering pins 2 and 3). - Close the workstation chassis. - 5. Power up the workstation and then press <F2> to enter the BIOS menu to check if the password is cleared. - 6. Power down the workstation. - 7. Open the chassis and move the jumper (J1E4) back to its default position (covering pins 1 and 2). 114 Revision 1.1 - 8. Close the workstation chassis. - 9. Power up the workstation. The password is now cleared and you can reset it by going into the BIOS setup. ## 7.2 Force BMC Update Procedure When performing a standard BMC (Baseboard Management Controller) firmware update procedure, the update utility places the BMC into an update mode, allowing the firmware to load safely onto the flash device. In the unlikely event the BMC firmware update process fails due to the BMC not being in the proper update state, the workstation board provides a Force BMC Update jumper (J1H1) which forces the BMC into the proper update state. In the event the standard BMC firmware update process fails, you must complete the following procedure. - 1. Power down and remove the AC power cord. - 2. Open the workstation chassis. See your workstation chassis documentation for instructions. - 3. Move the jumper (J1H1) from the default operating position (covering pins 1 and 2) to the enabled position (covering pins 2 and 3). - Close the workstation chassis. - 5. Reconnect the AC cord and power up the workstation. - Perform the BMC firmware update procedure as documented in the README.TXT file included in the given BMC firmware update package. After successful completion of the firmware update process, the firmware update utility may generate an error stating the BMC is still in update mode. - 7. Power down and remove the AC power cord. - 8. Open the workstation chassis. - 9. Move jumper (J1H1) from the enabled position (covering pins 2 and 3) to the disabled position (covering pins 1 and 2). - 10. Close the workstation chassis. - 11. Reconnect the AC power cord and power up the workstation. **Note:** Normal BMC functionality is disabled when the Force BMC Update jumper is set to the enabled position. You should never run the workstation with the Force BMC Update jumper set in this position. You should only use this jumper setting when the standard firmware update process fails. This jumper should remain in the default / disabled position when the workstation is running normally. ## 7.3 BIOS Recovery - 1. Power down the system and remove the AC power cord. - Open the workstation chassis. See your workstation chassis documentation for instructions. Revision 1.1 115 - 3. Move the BIOS recovery jumper (J1E5) from the default operating position (covering pins 1 and 2) to the enabled position (covering pins 2 and 3). - 4. Close the workstation chassis. - 5. Reconnect the AC power cord and power up the workstation. - Perform the BIOS Recovery procedure as documented in the BIOS\_Recovery\_Instruction.txt file included in the given BIOS recovery image. - 7. After successful completion of the BIOS recovery, the "BIOS has been updated successfully" message displays. - 8. Power down the system and remove the AC power cord. - 9. Open the workstation chassis. - 10. Move the BIOS recovery jumper (J1E5) from the enabled position (covering pins 2 and 3) to the disabled position (covering pins 1 and 2). - 11. Close the workstation chassis. - 12. Reconnect the AC power cord and power up the workstation. Warning: DO NOT interrupt the BIOS POST during the first boot after BIOS recovery. # 8. Intel® Light Guided Diagnostics The workstation board has several onboard diagnostic LEDs to assist in troubleshooting board-level issues. This section provides a description of the location and function of each LED on the workstation board. ## 8.1 5-V Stand-by LED Several workstation management features of this workstation board require a 5-V stand-by voltage is supplied from the power supply. The features and components that require this voltage must be present when the system is "Off" including the Integrated BMC, onboard NICs, and optional Intel® RMM3 connector with Intel® RMM3 installed. The 5-V Stand-by LED is located near the SAS module slot in the lower-left corner of the workstation board and is labeled "5VSB\_LED". It is illuminated when AC power is applied to the platform and 5-V stand-by voltage is supplied to the workstation board by the power supply. Figure 46. 5V Stand-by Status LED Location ## 8.2 Fan Fault LEDs Fan fault LEDs are present for the two CPU fans and the rear system fan 5. The fan fault LED illuminates when the corresponding fan has fault Figure 47. Fan Fault LED Locations ## 8.3 System Status LED and System ID LED The workstation board provides LEDs for both system ID and system status. These LEDs are located in the rear I/O area of the workstation board as shown in the following figure. - A. System Status LED - B. System ID LED Figure 48. System Status LED and ID LED Location You can illuminate the blue System ID LED using either of the following two mechanisms: • By pressing the System ID Button on the system front control panel, the ID LED displays a solid blue color until the button is pressed again. By issuing the appropriate hex IPMI "Chassis Identify" value, the ID LED either blinks blue for 15 seconds and turns off or blinks indefinitely until the appropriate hex IPMI Chassis Identify value is issued to turn it off. The bi-color (green / amber) System Status LED operates as follows: Table 74. System Status LED | Color | State | Criticality | Description | | |-------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Green | Solid on | System OK | System booted and ready. | | | Green | Blink | Degraded | System degraded | | | | | | - Non-critical temperature threshold asserted | | | | | | - Non-critical voltage threshold asserted | | | | | | Non-critical fan threshold asserted | | | | | | <ul> <li>Fan redundancy lost, sufficient system cooling maintained. This does not apply to non-redundant systems.</li> </ul> | | | | | | - Power supply predictive failure | | | | | | <ul> <li>Power supply redundancy lost. This does not apply to non-<br/>redundant systems.</li> </ul> | | | | | | <ul> <li>Correctable errors over a threshold of 10 and migrating to a<br/>mirrored DIMM (memory mirroring). This indicates the user no<br/>longer has spare DIMMs indicating a redundancy lost condition.<br/>The corresponding DIMM LED should light up.</li> </ul> | | | Amber | Blink | Non-critical | Non-fatal alarm – system is likely to fail: | | | | | | - Critical temperature threshold asserted | | | | | | - CATERR asserted | | | | | | <ul> <li>Critical voltage threshold asserted</li> </ul> | | | | | | - VRD hot asserted | | | | | | - SMI Timeout asserted | | | Amber | Solid on | Critical, non- | Fatal alarm – system has failed or shut down | | | | | recoverable | - CPU Missing | | | | | | - Thermal Trip asserted | | | | | | Non-recoverable temperature threshold asserted | | | | | | <ul> <li>Non-recoverable voltage threshold asserted</li> </ul> | | | | | | Power fault / Power Control Failure | | | | | | <ul> <li>Fan redundancy lost, insufficient system cooling. This does not<br/>apply to non-redundant systems.</li> </ul> | | | | | | <ul> <li>Power supply redundancy lost insufficient system power. This does not apply to non-redundant systems.</li> </ul> | | | | | | <b>Note:</b> This state will also happen when AC power is first applied to the system. This indicates the BMC is booting. | | | Off | N/A | Not ready | <ul> <li>AC power off, if no degraded, non-critical, critical, or non-recoverable conditions exist.</li> </ul> | | | | | | <ul> <li>System is powered down or S5 states, if no degraded, non-critical,<br/>critical, or non-recoverable conditions exist.</li> </ul> | | 120 Revision 1.1 \* When the workstation is powered down (transitions to the DC-off state or S5), the BMC is still on standby power and retains the sensor and front panel status LED state established before the power-down event. If the system status is normal when the system is powered down (the LED is in a solid green state), the system status LED will be off. #### 8.4 DIMM Fault LEDs The workstation board provides memory fault LED for each DIMM socket. The following figure shows the location of these LEDs. The DIMM fault LED illuminates when the corresponding DIMM slot has memory installed and a memory error occurs. Figure 49. DIMM Fault LEDs Location ## 8.5 POST Code Diagnostic LEDs Eight amber POST code diagnostic LEDs are located on the back edge of the workstation board in the rear I/O area of the workstation board by the serial A connector. During the system boot process, the BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the given POST code to the POST code diagnostic LEDs on the back edge of the workstation board. To assist in troubleshooting a system hang during the POST process, you can use the diagnostic LEDs to identify the last POST process executed. For a complete description of how these LEDs are read and a list of all supported POST codes, refer to Appendix E. Figure 50. POST Code Diagnostic LED Locations # Design and Environmental Specifications # 9.1 Intel® Workstation Board S5520SC Design Specifications Operation of the Intel<sup>®</sup> Workstation Board S5520SC at conditions beyond those listed in the following table may cause permanent damage to the system. Exposure to absolute maximum rating conditions for extended periods may affect system reliability. | Operating Temperature | 0° C to 55° C 1 (32° F to 131° F) | |---------------------------|-------------------------------------| | Non-Operating Temperature | -40° C to 70° C (-40° F to 158° F) | | DC Voltage | ± 5% of all nominal voltages | | Shock (Unpackaged) | Trapezoidal, 50 G, 170 inches / sec | | Shock (Packaged) | | | < 20 pounds | 36 inches | | 20 to < 40 pounds | 30 inches | | 40 to < 80 pounds | 24 inches | | 80 to < 100 pounds | 18 inches | | 100 to < 120 pounds | 12 inches | | 120 pounds | 9 inches | | Vibration (Unpackaged) | 5 Hz to 500 Hz 3 13 a RMS random | **Table 75. Workstation Board Design Specifications** #### Note: **Disclaimer Note**: Intel Corporation server and workstation boards contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel ensures through its own chassis development and testing that when Intel® server/workstation building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel® developed server/workstation building blocks to consult vendor datasheets and operating parameters to determine the amount of airflow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible, if components fail or the server or workstation board does not operate correctly when used outside any of its published operating or non-operating limits. #### 9.2 MTRF The following is the calculated Mean Time Between Failures (MTBF) 30°C (ambient air). These values are derived using a historical failure rate and multiplied by factors for application, electrical and/or thermal stress and for device maturity. You should MTBF estimates as "reference numbers" only. - Calculation Model: Telcordia Issue 1, method I case 3 - Operating Temperature: Server in 30 °C ambient air <sup>&</sup>lt;sup>1</sup> Chassis design must provide proper airflow to avoid exceeding the processor maximum case temperature. • Operating Environment: Ground Benign, Controlled Duty Cycle: 100%Quality Level: II **Table 76. MTBF Estimate** | S5520SC MTBF<br>(hours) | Ambient Air Temperature (°C) | Air Temp. at Board for 10(°C) rise (°C) | |-------------------------|------------------------------|-----------------------------------------| | 72,000 | 45 | 55 | | 91,000 | 40 | 50 | | 114,000 | 35 | 45 | | 145,000 | 30 | 40 | | 184,000 | 25 | 35 | Intel order number: E39530-005 ## 9.3 Workstation Board Power Requirements This section provides power supply design guidelines for a system using the Intel® Workstation Board S5520SC, including voltage and current specifications, and power supply on/off sequencing characteristics. The following diagram shows the power distribution implemented on this workstation board. Figure 51. Power Distribution Block Diagram 126 Revision 1.1 ## 9.3.1 Processor Power Support The workstation board supports the Thermal Design Power (TDP) guideline for Intel<sup>®</sup> Xeon<sup>®</sup> processors. The Flexible Motherboard Guidelines (FMB) were also followed to determine the suggested thermal and current design values for anticipating future processor needs. The following table provides maximum values for I<sub>cc</sub>, TDP power and T<sub>CASE</sub> for the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series. Table 77. Intel<sup>®</sup> Xeon<sup>®</sup> Processor Dual Processor TDP Guidelines | TDP Power | Max Tcase | Icc MAX | |-----------|-----------|---------| | 130 W | 67.0° C | 150 A | ## 9.4 Power Supply Output Requirements This section is for reference purposes only. Its intent is to provide guidance on determining power supply usage for this workstation board. The combined power of all outputs should not exceed the rated output power of the power supply. The power supply must meet both static and dynamic voltage regulation requirements for the minimum loading conditions. Table 78. 670-W Load Ratings | Voltage | Minimum Continuous | Maximum Continuous | Peak | |---------|--------------------|--------------------|------| | +3.3 V | 1.0 A | 24 A | | | +5 V | 2.0 A | 30 A | | | +12 V1 | 0.5 A | 16 A | 18 A | | +12 V2 | 1.0 A | 16 A | 18 A | | +12 V3 | 0.5 A | 31 A | 33 A | | +12 V4 | 1.0 A | 16 A | 18 A | | -12 V | 0 A | 0.5 A | | | +5 VSB | 0.1 A | 3.0 A | 5 A | - 1. Maximum continuous total output power must not exceed 670 W. - 2. Maximum continuous load on the combined 12-V output must not exceed 48 A. - 3. Peak load on the combined 12-V output must not exceed 52 A. - 4. Peak total DC output power must not exceed 730 W. - 5. For 12 V, peak power and current loading are supported for a minimum of 12 seconds. - 6. For 5 VSB, 5 VSB must withstand 5 A for 500 ms under first turn-on condition. - 7. Combined 3.3 V and 5 V power must not exceed 170 W. ### 9.4.1 Grounding The output ground of the pins of the power supply provides the output power return path. The output connector ground pins are connected to the safety ground (power supply enclosure). #### 9.4.2 Stand-by Outputs The 5 VSB output should be present when an AC input is greater than the power supply turn-on voltage is applied. #### 9.4.3 Remote Sense The power supply should have remote sense return (ReturnS) to regulate out ground drops for all output voltages: +3.3 V, +5 V, +12 V1, +12 V2, +12 V3, +12 V4, -12 V, and 5 VSB. The power supply should use remote sense to regulate out drops in the system for the +3.3 V, +5 V, and +12 V1 outputs. The +12 V1, +12 V2, +12 V3, +12 V4, -12 V, and 5V SB outputs only use remote sense referenced to the ReturnS signal. The remote sense input impedance to the power supply must be greater than 200 $\Omega$ on 3.3 VS and 5 VS. This is the value of the resistor connecting the remote sense to the output voltage internal to the power supply. Remote sense must be able to regulate out a minimum of 200 mV drop. The remote sense return (ReturnS) must be able to regulate out a minimum of 20 0mV drop in the power ground return. The current in any remote sense line should be less than 5 mA to prevent voltage sensing errors. The power supply must operate within specification over the full range of voltage drops from the power supply's output connector to the remote sense points. ## 9.4.4 Voltage Regulation The power supply output voltages must stay within the following voltage limits when operating at steady state and dynamic loading conditions. These limits include the peak-peak ripple / noise. All outputs are measured with reference to the return remote sense signal (ReturnS). The +12 V3, +12 V4, -12 V and 5 VSB outputs are measured at the power supply connectors referenced to ReturnS. The +3.3 V, +5 V, +12 V1, and +12 V2 are measured at its remote sense signal located at the signal connector. | Parameter | Tolerance | Minimum | Nominal | Maximum | Units | |------------|------------|------------------|----------|--------------|--------| | - urumeter | Tolcrance | 1 111 1111 10111 | TTOTTILL | Tidxiiiidiii | Offics | | +3.3 V | - 5% / +5% | +3.14V | +3.30V | +3.46V | Vrms | | +5 V | - 5% / +5% | +4.75V | +5.00V | +5.25V | Vrms | | +12 V 1 | - 5% / +5% | +11.40V | +12.00V | +12.60V | Vrms | | +12 V 2 | - 5% / +5% | +11.40V | +12.00V | +12.60V | Vrms | | +12 V 3 | - 5% / +5% | +11.40V | +12.00V | +12.60V | Vrms | | +12 V 4 | - 5% / +5% | +11.40V | +12.00V | +12.60V | Vrms | | - 12 V | - 5% / +9% | - 11.40V | -12.00V | -13.08V | Vrms | | +5 VSB | - 5% / +5% | +4.75V | +5.00V | +5.25V | Vrms | **Table 79. Voltage Regulation Limits** ## 9.4.5 Dynamic Loading The output voltages remain within limits for the step loading and capacitive loading specified in the following table. You should test the load transient repetition rate between 50 Hz and 5 kHz at duty cycles ranging from 10% to 90%. The load transient repetition rate is only a test specification. The $\Delta$ step load may occur anywhere within the minimum load to the maximum load range. | Output | Δ Step Load Size 1 | Load Slew Rate | Test Capacitive Load | |--------|--------------------|----------------|----------------------| | +3.3 V | 7.0 A | 0.25A/μsec | 4700μF | | +5 V | 7.0 A | 0.25A/μsec | 1000μF | | +12 V | 25 A | 0.25A/μsec | 4700μF | | +5 VSB | 0.5 A | 0.25A/μsec | 20μF | **Table 80. Transient Load Requirements** ## 9.4.6 Capacitive Loading The power supply should be stable and meet all requirements within the following capacitive loading range. | Output | Minimum | Maximum | Units | |----------------------------|----------|---------|-------| | +3.3V | 250 | 6800 | μF | | +5V | 400 | 4700 | μF | | +12V1, +12V2, +12V3, +12V4 | 500 each | 11,000 | μF | | -12V | 1 | 350 | μF | | +5VSB | 20 | 350 | μF | **Table 81. Capacitive Loading Conditions** ## 9.4.7 Ripple / Noise The maximum allowed ripple/noise output of the power supply is defined in the following table. This is measured over a bandwidth of 0 Hz to 20 MHz at the power supply output connectors. A 10 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor are placed at the point of measurement. Table 82. Ripple and Noise | +3.3V | +5V | +12V1, +12V2, +12V3, +12V4 | -12V | +5 VSB | |----------|----------|----------------------------|-----------|----------| | 50 mVp-p | 50 mVp-p | 120 mVp-p | 120 mVp-p | 50 mVp-p | <sup>1.</sup> Step loads on each 12 V output may happen simultaneously. #### 9.4.8 **Timing Requirements** The following are the timing requirements for the power supply operation. The output voltages must rise from 10% to within regulation limits (T<sub>vout rise</sub>) within 5 ms to 70 ms. 5 VSB is allowed to rise from 1.0 ms to 25 ms. +3.3 V, +5 V, and +12 V output voltages should start to rise approximately at the same time. All outputs must rise monotonically. Each output voltage should reach regulation within 50 ms (T<sub>vout on</sub>) of each other during turn on of the power supply. Each output voltage should fall out of regulation within 400 msec (T<sub>vout off</sub>) of each other during turn off. The following tables and diagrams show the timing requirements for the power supply being turned on and off via the AC input with PSON held low, and the PSON signal with the AC input applied. | Item | Description | Minimum | Maximum | Units | |------------------------|----------------------------------------------------------------------------|------------------|-----------------|-------| | T <sub>vout_rise</sub> | Output voltage rise time from each main output. | 5.0 <sup>1</sup> | 70 <sup>1</sup> | ms | | T <sub>vout_rise</sub> | All main outputs must be within regulation of each other within this time. | N/A | 50 | ms | | T <sub>vout_rise</sub> | All main outputs must leave regulation within this time. | N/A | 400 | ms | **Table 83. Output Voltage Timing** Figure 52. Output Voltage Timing 130 Revision 1.1 Intel order number: E39530-005 Table 84. Turn On/Off Timing | Item | Description | Minimum | Maximum | Units | |--------------------------|-----------------------------------------------------------------------------------------------------------------|---------|---------|-------| | T <sub>sb_on_delay</sub> | Delay from AC being applied to 5 VSB being within regulation. | N/A | 1500 | ms | | T <sub>ac_on_delay</sub> | Delay from AC being applied to all output voltages being within regulation. | N/A | 2500 | ms | | T <sub>vout_holdup</sub> | Time all output voltages stay within regulation after loss of AC. | 21 | N/A | ms | | T <sub>pwok_holdup</sub> | Delay from loss of AC to de-assertion of PWOK | 20 | N/A | ms | | $T_{pson\_on\_delay}$ | Delay from PSON# active to output voltages within regulation limits. | 5 | 400 | ms | | T <sub>pson_pwok</sub> | Delay from PSON# deactivate to PWOK being de-asserted. | | 50 | ms | | T <sub>pwok_on</sub> | Delay from output voltages within regulation limits to PWOK asserted at turn on. | 100 | 500 | ms | | $T_{pwok\_off}$ | Delay from PWOK de-asserted to output voltages (3.3 V, 5 V, 12 V, and -12 V) dropping out of regulation limits. | 1 | N/A | ms | | $T_{pwok\_low}$ | Duration of PWOK being in the de-asserted state during an off/on cycle using AC or the PSON signal. | 100 | N/A | ms | | T <sub>sb_vout</sub> | Delay from 5 VSB being in regulation to O/Ps being in regulation at AC turn on. | 50 | 1000 | ms | | T5VSB_holdup | Time the 5 VSB output voltage stays within regulation after loss of AC. | 70 | N/A | ms | Figure 53. Turn On/Off Timing (Power Supply Signals) ## 9.4.9 Residual Voltage Immunity in Stand-by Mode The power supply should be immune to any residual voltage placed on its outputs (typically, a leakage voltage through the system from stand-by output) up to 500 mV. There should be no additional heat generated or stressing of any internal components with this voltage applied to any individual output and all outputs simultaneously. It also should not trip the power supply protection circuits during turn on. Residual voltage at the power supply outputs for a no-load condition should not exceed 100 mV when AC voltage is applied and the PSON# signal is de-asserted. # 10. Regulatory and Certification Information To help ensure EMC compliance with your local regional rules and regulations, before computer integration, make sure that the chassis, power supply, and other modules have passed EMC testing using a workstation board with a microprocessor from the same family (or higher) and operating at the same (or higher) speed as the microprocessor used on this workstation board. The final configuration of your end system product may require additional EMC compliance testing. For more information, please contact your local Intel Representative. This is an FCC Class A device. Integration of it into a Class B chassis does not result in a Class B device. ## 10.1 Product Regulatory Compliance Intended Application – This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, etc.), other than an ITE application, may require further evaluation. ### 10.1.1 Product Safety Compliance The Intel® Workstation Board S5520SC complies with the following safety requirements: - UL60950 CSA 60950 (USA / Canada) - EN60950 (Europe) - IEC60950 (International) - CB Certificate & Report, IEC60950 (report to include all country national deviations) GS License (Germany) - GOST R 50377-92 License (Russia) Listed on System License - Belarus License (Belarus) Listed on System License - CE Low Voltage Directive 73/23/EEE (Europe) - IRAM Certification (Argentina) ### 10.1.2 Product EMC Compliance – Class A Compliance The Intel® Workstation Board S5520SC has been tested and verified to comply with the following electromagnetic compatibility (EMC) regulations when installed a compatible Intel® host system. For information on compatible host system(s) refer to <a href="http://support.intel.com/support/motherboards/server/S5520SC/">http://support.intel.com/support/motherboards/server/S5520SC/</a> or contact your local Intel representative. - FCC /ICES-003 Emissions (USA/Canada) Verification - CISPR 22 Emissions (International) - EN55022 Emissions (Europe) - EN55024 Immunity (Europe) - CE EMC Directive 89/336/EEC (Europe) - AS/NZS 3548 Emissions (Australia / New Zealand) - VCCI Emissions (Japan) - BSMI CNS13438 Emissions (Taiwan) - RRL Notice No. 1997-41 (EMC) & 1997-42 (EMI) (Korea) - GOST R 29216-91 Emissions (Russia) Listed on System License - GOST R 50628-95 Immunity (Russia) Listed on System License - Belarus License (Belarus) Listed on System License ## 10.1.3 Certifications / Registrations / Declarations - UL Certification or NRTL (US/Canada) - CB Certifications (International) - CE Declaration of Conformity (CENELEC Europe) - FCC/ICES-003 Class A Attestation (USA/Canada) - C-Tick Declaration of Conformity (Australia) - MED Declaration of Conformity (New Zealand) - BSMI Certification (Taiwan) - RRL KCC Certification (Korea) - Ecology Declaration (International) ## 10.2 Product Regulatory Compliance Markings | Regulatory Compliance | Country | Marking | |------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | UL Mark | USA/Canada | CFL®<br>US | | CE Mark | Еигоре | CE | | EMC Marking (Class A) | Canada | CANADA ICES-003 CLASS A | | | | CANADA NMB-003 CLASSE A | | BSMI Marking (Class A) | Taiwan | 警告使用者:<br>這是甲類的資訊產品,在居住的環境中使用時,<br>可能會造成射頻干擾,在這種情況下,使用者會<br>被要求採取某些適當的對策 | | C-tick Marking | Australia / New Zealand | C | | RRL KCC Mark | Korea | 6 | | | | 방송통신위원회 | | CNCA | China | 声明 | | | | 此为A级产品,在生活环境中,该产品可能会造成无线电干扰。<br>对其干扰采取可行的措施。 | | EFUP Mark | China | 20 | | Country of Origin | Exporting Requirements | Made in xxxxx | | Model Designation | Regulatory<br>Identification | Examples (Workstation Board S5520SC) for boxed type boards; or Board PB number for non-boxed boards (typically high-end boards) | ## 10.3 Electromagnetic Compatibility Notices ## FCC (USA) This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. For questions related to the EMC performance of this product, contact: Intel Corporation 5200 N.E. Elam Young Parkway Hillsboro, OR 97124-6497 1-800-628-8686 This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and the receiver. - Connect the equipment to an outlet on a circuit other than the one to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help. Any changes or modifications not expressly approved by the grantee of this device could void the user's authority to operate the equipment. The customer is responsible for ensuring compliance of the modified product. Only peripherals (computer input/output devices, terminals, printers, etc.) that comply with FCC Class A or B limits may be attached to this computer product. Operation with noncompliant peripherals is likely to result in interference to radio and TV reception. All cables used to connect to peripherals must be shielded and grounded. Operation with cables, connected to peripherals that are not shielded and grounded may result in interference to radio and TV reception. ### ICES-003 (Canada) Cet appareil numérique respecte les limites bruits radioélectriques applicables aux appareils numériques de Classe A prescrites dans lanorme sur le matériel brouilleur: "Apparelis Numériques", NMB-003 édictee par le Ministre Canadian des Communications. #### English translation of the notice above: This digital apparatus does not exceed the Class A limits for radio noise emissions from digital apparatus set out in the interference-causing equipment standard entitled: "Digital Apparatus," ICES-003 of the Canadian Department of Communications. #### Europe (CE Declaration of Conformity) This product has been tested in accordance too, and complies with the Low Voltage Directive (73/23/EEC) and EMC Directive (89/336/EEC). The product has been marked with the CE Mark to illustrate its compliance. ## VCCI (Japan) この装置は、情報処理装置等電波障害自主規制協議会(VCCI)の基準に基づくクラスB情報技術装置です。この装置は、家庭環境で使用することを目的としていますが、この装置がラジオやテレビジョン受信機に近接して使用されると、受信障害を引き起こすことがあります。 取扱説明書に従って正しい取り扱いをして下さい。 #### English translation of the notice above: This is a Class B product based on the standard of the Voluntary Control Council for Interference (VCCI) from Information Technology Equipment. If this is used near a radio or television receiver in a domestic environment, it may cause radio interference. Install and use the equipment according to the instruction manual. #### BSMI (Taiwan) The BSMI Certification Marking and EMC warning is located on the outside rear area of the product. #### 警告使用者: 這是甲類的資訊產品,在居住的環境中使用時,可能會造成射頻干擾,在這種情況下,使用者會被要求採取某些適當的對策 #### RRL KCC (Korea) ### CNCA (CCC-China) This CCC Certification Marking and EMC warning is located on the outside rear area of the product. 声明 此为A级产品,在生活环境中,该产品可能会造成无线电干扰。在这种情况下,可能需要用户 对其干扰采取可行的措施。 ## 10.4 Product Ecology Change (EU RoHS) Intel has a system in place to restrict the use of banned substances in accordance with the European Directive 2002/95/EC. Compliance is based on declaration that materials banned in the RoHS Directive are either (1) below all applicable threshold limits or (2) an approved / pending RoHS exemption applies. RoHS implementation details are not fully defined and may change. Threshold limits and banned substances are noted below: - Quantity limit of 0.1% by mass (1000PPM) for: - Lead - Mercury - Hexavalent Chromium - Polybrominated Biphenyls Diphenyl Ethers (PBDE) - Quantity limit of 0.01% by mass (100 PPM) for: - Cadmium ## 10.5 Product Ecology Change (CRoHS) CRoHS (China RoHS, or Ministry of Information Industry Order #39, "Management Methods for Controlling Pollution by Electronic Information Products."): - China bans the same substances and limits as noted for EU RoHS; however require product marking and controlled substance information Environmental Friendly Usage Period (EFUP) Marking Is defined in number of years in which controlled listed substances will not leak or chemically deteriorate while in the product. Intel understands the end-seller (entity placing product into market place) is responsible for providing EFUP marking. - Intel "retail" products are provided with EFUP marking - For "Business to Business" products, Intel intends to place EFUP marking on product for customer convenience - EFUP for Intel server products has been determined as 20 years. Below is an example of EFUP mark applied to Intel server products. #### **CRoHS Substance Tables:** China CRoHS requires products to be provided with controlled substance information. Intel understands the end-seller (entity placing product into market place) is responsible for providing the controlled substance information. Controlled substance information is required to be in Simplified Chinese. Substance table for this board product is as follows: #### 关于符合中国《电子信息产品污染控制管理办法》的声明 ## Management Methods on Control of Pollution from Electronic Information Products (China RoHS declaration) #### 产品中有毒有害物质的名称及含量 | 部件名称 | 有毒有害物质或元素 | | | | | | | |--------------------------------|-----------|------|------|--------|-------|--------|--| | (Parts) | 铅 | 汞 | 镉 | 六价铬 | 多溴联苯 | 多溴二苯醚 | | | | (Pb) | (Hg) | (Cd) | (Cr6+) | (PBB) | (PBDE) | | | 金属部件 | 0 | 0 | 0 | × | 0 | 0 | | | Metal Parts | O | | | ^ | 0 | | | | 印刷板组件 | | | | | | | | | Printed Board Assemblies (PBA) | × | 0 | 0 | 0 | 0 | 0 | | - ○:表示该有毒有害物质在该部件所有均质材料中的含量均在 SJ/T 11363-2006 标准规定的限量要求以下。 - : Indicates that this hazardous substance contained in all homogeneous materials of this part is below the limit requirement in SJ/T 11363-2006. - ×:表示该有毒有害物质至少在该部件的某一均质材料中的含量超出 SJ/T 11363-2006 标准规定的限量要求。 - × : Indicates that this hazardous substance contained in at least one of the homogeneous materials of this part is above the limit requirement in SJ/T 11363-2006. 对销售之日的所售产品,本表显示我公司供应链的电子信息产品可能包含这些物质。注意:在所售产品中可能会也可能不会含有所有所列的部件 This table shows where these substances may be found in the supply chain of our electronic information products, as of the date of sale of the enclosed product. Note that some of the component types listed above may or may not be a part of the enclosed product. ## 10.6 China Packaging Recycle Marks (or GB18455-2001) Intel EPSD has the following ecological compliances: Cardboard and fiberboard packaging will be marked as recyclable in China. China Packaging Recycling Marks is required on retail packaging to be marked as recyclable using China's recycling logo. Due to regional variances in mark acceptances, all three marks accepted worldwide will be implemented on Intel's cardboard and fiberboard. Examples of marks are shown below. ## 10.7 CA Perchlorate Warning CA Lithium Perchlorate Warning (California Code of Regulations, Title 22, Division 4.5, Chapter 33: Best Management Practices for Perchlorate Materials): The State of California requires a warning to be included for products containing a device using Lithium Perchlorate. Intel understands CA Lithium Perchlorate require a printed warning to be included with all products containing a Lithium battery, either as an insert, in existing product literature, or as part of the shipping memo wording. Wording is as follows: Perchlorate Material - special handling may apply. See <a href="https://www.dtsc.ca.gov/hazardouswaste/perchlorate">www.dtsc.ca.gov/hazardouswaste/perchlorate</a>. This notice is required by California Code of Regulations, Title 22, Division 4.5, Chapter 33: Best Management Practices for Perchlorate Materials. This product/part includes a battery that contains Perchlorate material. ## 10.8 End-of-Life / Product Recycling Product recycling and end-of-life take-back systems and requirements vary by country. Contact the retailer or distributor of this product for information about product recycling and / or take-back. # Appendix A: Integration and Usage Tips - Prior to adding or removing components or peripherals from the workstation board, you must remove the AC power cord. With AC power plugged into the workstation board, 5-V standby is still present even though the workstation board is powered off. - This workstation board supports the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5500 Series only. This workstation board does not support previous generation Intel<sup>®</sup> Xeon<sup>®</sup> processors. - You must install processors in order. CPU 1 socket is located near the back edge of the workstation board and must be populated to operate the board and enable CPU 2 socket. - On the back edge of the workstation board, there are eight diagnostic LEDs that display a sequence of amber POST codes during the boot process. If the workstation board hangs during POST, the LEDs display the last POST event run before the hang. - Only Registered DDR3 DIMMs (RDIMMs) and Unbuffered DDR3 DIMMs (UDIMMs) are supported on this workstation board. Mixing of RDIMMs and UDIMMs is not supported. - Must always start populating DDR3 DIMMs in the first slot on each memory channel (Memory slot A1, B1, C1, D1, E1, or F1) - Must populate Quad-Rank RDIMM starting with the first slot (Memory slot A1, B1, C1, D1, E1, or F1) on each memory channel. - For the best performance, you should balance the number of DDR3 DIMMs installed across both processor sockets and memory channels. For example: with two processors installed, a 6-DIMM configuration with identical DIMMs in slot A1, B1, C1, D1, E1, and F1 performs better than a 6-DIMM configuration with identical DIMMs at A1, A2, B1, B2, C1, and C2. - The Intel<sup>®</sup> RMM3 connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Product Code AXXRMM) or the Intel<sup>®</sup> Remote Management Module 2 (Product Code AXXRMM2). - Normal BMC functionality is disabled with the Force BMC Update jumper (J1H1) set to the "enabled" position (pins 2-3). You should never run the workstation with the Force BMC Update jumper set in this position and should only use the jumper in this position when the standard BMC firmware update process fails. This jumper must remain in the default (disabled) position (pins 1-2) when the workstation is running normally. - This workstation board no longer supports the Rolling BIOS (two BIOS banks). It implements the BIOS Recovery mechanism instead. - When performing a normal BIOS update procedure, you must set the BIOS Recovery jumper (J1E5) to its default position (pins 1-2). - Keep PCI Express\* Slot 3 empty for optimal thermal airflow when a graphics card is installed into PCI Express\* Slot 4. # Appendix B: Compatible Intel® Server Chassis Refer to the following table for the compatible Intel® Server Chassis of the Intel® Workstation Board S5520SC. Active processor heatsink(s) is required when installing the Intel® Workstation Board S5520SC in any of following Intel® Server Chassis: - Intel<sup>®</sup> Server Chassis SC5600Base - Intel<sup>®</sup> Server Chassis SC5650WS **Table 85. Compatible Chassis / Heatsink Matrix** | S5520HC | Chassis SKU | Heatsink Includes | Intel® Thermal Solution STS100C (w/<br>fan, Active mode) | Intel® Thermal Solution<br>STS100A (Active) | |------------------------------|-------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Υ | SC5600Base | No | Υ | Υ | | Υ | SC5650WS | No | Υ | Υ | | Y: Support<br>N: Not Support | | Maximum CPU Power Support in<br>Intel Server Chassis | 130 W (in Intel® Server Chassis<br>SC5650WS Chassis)<br>95 W (in Intel® Server Chassis<br>SC5650WS and Intel® Server Chassis<br>SC5600Base Chassis) | 80 W | | | | Boxed Product Code | BXSTS100C | BXSTS100A | | | | | | | **Note:** You must install an active processor heatsink with the airflow direction as shown in the following figure when installing a compatible Intel<sup>®</sup> Server Chassis. Figure 54. Active Processor Heatsink Installation #### **Appendix C: BMC Sensor Tables** # Appendix C: BMC Sensor Tables This appendix lists the sensor identification numbers and information about the sensor type, name, supported thresholds, assertion and de-assertion information, and a brief description of the sensor purpose. For sensor and event/reading-type table information, refer to the *Intelligent Platform Management Interface Specification*, *Version 2.0*. #### Sensor Type The Sensor Type references the values in the sensor type codes table in the *Intelligent Platform Management Interface Specification, Version 2.0* for sensor and event / reading-type table information. #### Event / Reading Type The event / reading type references values from the event / reading type code ranges and the generic event / reading type code tables in the *Intelligent Platform Management Interface Specification Second Generation v2.0.* Digital sensors are a specific type of discrete sensors that only have two states. #### Event Offset/Triggers Event Thresholds are event-generating thresholds for threshold type sensors. [u,l][nr,c,nc] upper non-recoverable, upper critical, upper non-critical, lower non- recoverable, lower critical, lower non-critical **uc, lc** upper critical, lower critical Event triggers are supported, event-generating offsets for discrete type sensors. You can find the offsets in the generic event / reading type code or sensor type code tables in the *Intelligent Platform Management Interface Specification Second Generation v2.0*, depending on whether the sensor event / reading type is generic or a sensor specific response. #### Assertion / De-assertion Enables Assertion and de-assertion indicators reveal the type of events the sensor generates: - As: Assertions - De: De-assertion #### Readable Value / Offsets - Readable Values indicate the type of value returned for threshold and other non-discrete type sensors. - Readable Offsets indicate the offsets for discrete sensors that are readable with the *Get Sensor Reading* command. Unless otherwise indicated, all event triggers are readable; Readable Offsets consist of the reading type offsets that do not generate events. #### Event Data Event data is the data included in an event message generated by the sensor. For threshold-based sensors, the following abbreviations are used: - R: Reading value - T: Threshold value #### Rearm Sensors The rearm is a request for the event status of a sensor to be rechecked and updated upon a transition between good and bad states. You can rearm the sensors manually or automatically. This column indicates the type supported by the sensor. These abbreviations are used in the comment column to describe a sensor: - A: Auto-rearm - M: Manual rearm - I: Rearm by init agent #### Default Hysteresis The hysteresis setting applies to all thresholds of the sensor. This column provides the count of hysteresis for the sensor, which is 1 or 2 (positive or negative hysteresis). #### Criticality Criticality is a classification of the severity and nature of the condition. It also controls the behavior of the Control Panel Status LED. #### Standby Some sensors operate on standby power. You can access these sensors and / or generate events when the main (system) power is off but AC power is present. **Table 86. Integrated BMC Core Sensors** | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | | | | | |------------------------------------------|----------|---------------------------|-----------------------------|-------------------------|--------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------|--------------------------------|---------------|-------|--------------|--|--|--|--| | | | | | Sensor | 00 - Power down<br>04 - A/C lost | ОК | | | | | | | | | | | Power Unit Status<br>(Pwr Unit Status) | 01h | All | Power Unit<br>09h | Specific<br>6Fh | 05 - Soft power control failure 06 - Power unit | Fatal | As and<br>De | - | Trig Offset | А | Х | | | | | | | | | | failure | | | | | | | | | | | | | Power Unit Redundancy1 (Pwr Unit Redund) | 02h | Chassis-<br>specific | Power Unit<br>09h | Generic<br>OBh | 00 - Fully<br>Redundant | OK | As and<br>De | - | Trig Offset | А | X | | | | | | | | | | | | 01 - Redundancy<br>lost | Degraded | | | | | | | | | | | | | 02 - Redundancy<br>degraded | Degraded | | | | | | | | | | | | | | | | | | | | 03 - Non- redundant: sufficient resources. Transition from full redundant state. | Degraded | | | | | | | | | | | | | | 04 - Non- redundant: sufficient resources. Transition from insufficient state. | Degraded | | | | | | | | | | | | | | | | 05 - Non-<br>redundant:<br>insufficient<br>resources | Fatal | | | | | | | | | | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|---------------------------|----------------------------------|----------------------------|---------------------------------------------------------------|---------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | | | | | | 06 - Redundant:<br>degraded from<br>fully redundant<br>state. | Degraded | | | | | | | | | | | | 07 - Redundant:<br>Transition from<br>non-redundant<br>state. | Degraded | | | | | | | IPMI Watchdog | | | Watchdog 2 | Sensor | 00 - Timer<br>expired, status<br>only<br>01 - Hard reset | | | | | | | | (IPMI Watchdog) | 03h | 3h All | 23h | Specific<br>6Fh | 02 - Power down<br>03 - Power cycle | OK | As | - | Trig Offset | A | X | | | | | | | 08 - Timer<br>interrupt | | | | | | | | Physical Security | 04h | Chassis<br>Intrusion is | Physical<br>Security | Sensor<br>Specific | 00 - Chassis<br>intrusion | OK | As and | _ | Trig Offset | A | х | | (Physical Scrty) | 0411 | chassis-<br>specific | 05h | 6Fh | 04 - LAN leash<br>Iost | ОК | De | | Trig Offset | | ^ | | FP Interrupt<br>(FP NMI Diag Int) | 05h | Chassis -<br>specific | Critical<br>Interrupt<br>13h | Sensor<br>Specific<br>6Fh | 00 - Front panel<br>NMI / diagnostic<br>interrupt | ОК | As | - | Trig Offset | А | - | | SMI Timeout<br>(SMI Timeout) | 06h | All | SMI Timeout<br>F3h | Digital<br>Discrete<br>03h | 01 – State<br>asserted | Fatal | As and<br>De | - | Trig Offset | А | - | | System Event Log<br>(System Event Log) | 07h | All | Event Logging<br>Disabled<br>10h | Sensor<br>Specific<br>6Fh | 02 - Log area<br>reset / cleared | ОК | As | - | Trig Offset | А | Х | ## Appendix C: BMC Sensor Tables | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|---------------------------|---------------------|---------------------------|--------------------------|-----------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | System Event (System Event) | 08h | All | System Event<br>12h | Sensor<br>Specific<br>6Fh | 04 - PEF action | OK | As | - | Trig Offset | A,I | Х | | BB +1.1V IOH<br>(BB +1.1V IOH) | 10h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +1.1V P1 Vccp<br>(BB +1.1V P1 Vccp) | 11h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +1.1V P2 Vccp<br>(BB +1.1V P2 Vccp) | 12h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +1.5V P1 DDR3<br>(BB +1.5V P1 DDR3) | 13h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +1.5V P2 DDR3<br>(BB +1.5V P2 DDR3) | 14h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +1.8V AUX<br>(BB +1.8V AUX) | 15h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | BB +3.3V<br>(BB +3.3V) | 16h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +3.3V STBY<br>(BB +3.3V STBY) | 17h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | Х | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------------------------|----------|---------------------------|--------------------|-------------------------|--------------------------|-----------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | BB +3.3V Vbat<br>(BB +3.3V Vbat) | 18h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | - | | BB +5.0V<br>(BB +5.0V) | 19h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB +5.0V STBY (BB +5.0V STBY) | 1Ah | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | BB +12.0V<br>(BB +12.0V) | 1Bh | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | - | | BB -12.0V<br>(BB -12.0V) | 1Ch | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | - | | Baseboard Temperature (Baseboard Temp) | 20h | All | Temperature<br>01h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | Front Panel Temperature (Front Panel Temp) | 21h | All | Temperature<br>01h | Threshold<br>01h | [u,l] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | Х | | IOH Thermal Margin (IOH Therm Margin) | 22h | All | Temperature<br>01h | Threshold<br>01h | - | - | - | Analog | - | - | - | | Processor 1 Memory<br>Thermal Margin<br>(Mem P1 Thrm Mrgn) | 23h | All | Temperature<br>01h | Threshold<br>01h | - | - | - | Analog | - | - | - | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |--------------------------------------------------------------|----------|---------------------------|--------------------|-------------------------|-------------------------------------------------------------------------------------|----------------------------------------|-----------------------|--------------------------------|---------------------|-------|--------------| | Processor 2 Memory<br>Thermal Margin<br>(Mem P2 Thrm Mrgn) | 24h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | - | - | - | Analog | - | - | - | | Fan Tachometer Sensors<br>(Chassis specific<br>sensor names) | 30h-39h | Chassis-<br>specific | Fan<br>04h | Threshold<br>01h | [l] [c,nc] | nc =<br>Degraded<br>c = Non-<br>fatal2 | As and<br>De | Analog | R, T | М | - | | Fan Present Sensors<br>(Fan x Present) | 40h-45h | Chassis-<br>specific | Fan<br>04h | Generic<br>08h | 01 - Device<br>inserted | ОК | As and<br>De | - | Triggered<br>Offset | Auto | - | | Fan Redundancy <sup>1</sup> (Fan Redundancy) | 46h | Chassis-<br>specific | Fan<br>04h | Generic<br>OBh | 00 - Fully<br>redundant | OK | As and<br>De | - | Trig Offset | А | - | | , | | | | | 01 - Redundancy<br>lost | Degraded | | | | | | | | | | | | 02 - Redundancy<br>degraded | Degraded | | | | | | | | | | | | 03 - Non-<br>redundant:<br>Sufficient<br>resources.<br>Transition from<br>redundant | Degraded | | | | | | | | | | | | 04 - Non- redundant: Sufficient resources. Transition from insufficient. | Degraded | | | | | | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|---------------------------|---------------------|-------------------------|--------------------------------------------------------------|---------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | | | | | | 05 - Non-<br>redundant:<br>insufficient<br>resources. | Non-fatal | | | | | | | | | | | | 06 - Non-<br>Redundant:<br>degraded from<br>fully redundant. | Degraded | | | | | | | | | | | | 07 - Redundant<br>degraded from<br>non-redundant | Degraded | | | | | | | | | Chassis-<br>specific | Power Supply<br>08h | | 00 - Presence | OK | | | | A | | | | 50h | | | | 01 - Failure | Degraded | | | | | | | Power Supply 1 Status | | | | Sensor<br>Specific | 02 - Predictive<br>Failure | Degraded | As and | _ | Trig Offset | | X | | (PS/1 Status) | | | | 6Fh | 03 - A/C lost | Degraded | De | | | | | | | | | | | 06 –<br>Configuration<br>error | ОК | | | | | | | | | | | | 00 - Presence | OK | | | | | | | | | | | | 01 - Failure | Degraded | | | | | | | Power Supply 2 Status (PS/2 Status) 51h | 51h | Chassis- | Power Supply | Sensor<br>Specific | 02 - Predictive<br>Failure | Degraded | As and | _ | Trig Offset | A | X | | | specific | 08h | 6Fh | 03 - A/C lost | Degraded | De | | | _ ^ | | | | | | | | J | 06 -<br>Configuration<br>error | ОК | | | | | | ## Appendix C: BMC Sensor Tables | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |-------------------------------------------------------------------------|----------|---------------------------|--------------------|---------------------------|------------------------------------|-----------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | Power Supply 1<br>AC Power Input<br>(PS/1 Power In) | 52h | Chassis-<br>specific | Other Units<br>OBh | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | Power Supply 2<br>AC Power Input<br>(PS/2 Power In) | 53h | Chassis-<br>specific | Other Units<br>OBh | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | Power Supply 1 +12V % of<br>Maximum Current Output<br>(PS/1 Curr Out %) | 54h | Chassis-<br>specific | Current<br>03h | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | Power Supply 2 +12V % of<br>Maximum Current Output<br>(PS/2 Curr Out %) | 55h | Chassis-<br>specific | Current<br>03h | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | A | Х | | Power Supply 1 Temperature (PS/1 Temperature) | 56h | Chassis-<br>specific | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | х | | Power Supply 2<br>Temperature<br>(PS/2 Temperature) | 57h | Chassis-<br>specific | Temperature | Threshold<br>01h | [u] [c,nc] | nc =<br>Degraded<br>c = Non-fatal | As and<br>De | Analog | R, T | А | х | | Processor 1 Status<br>(P1 Status) | 60h | All | Processor<br>07h | Sensor<br>Specific<br>6Fh | 01 - Thermal trip<br>07 - Presence | Fatal<br>OK | - As and<br>De | - | Trig Offset | М | х | | Processor 2 Status<br>(P2 Status) | 61h | Dual<br>processor<br>only | Processor<br>07h | Sensor<br>Specific<br>6Fh | 01- Thermal trip<br>07 - Presence | Fatal<br>OK | As and<br>De | - | Trig Offset | М | Х | | Processor 1 Thermal Margin<br>(P1 Therm Margin) | 62h | All | Temperature<br>01h | Threshold<br>01h | - | - | - | Analog | - | - | - | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System<br>Status | Assert /<br>De-assert | Readable<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |-------------------------------------------------|----------|---------------------------|--------------------|----------------------------|--------------------------|---------------------------------|-----------------------|--------------------------------|---------------|-------|--------------| | Processor 2 Thermal Margin<br>(P2 Therm Margin) | 63h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | - | - | - | Analog | - | - | - | | Processor 1 Thermal Control % (P1 Therm Ctrl %) | 64h | All | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | Non-fatal | As and<br>De | Analog | Trig Offset | А | - | | Processor 2 Thermal Control % (P2 Therm Ctrl %) | 65h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | Non-fatal | As and<br>De | Analog | Trig Offset | А | - | | Processor 1 VRD Temp<br>(P1 VRD Hot) | 66h | All | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded | Fatal | As and<br>De | - | Trig Offset | М | - | | Processor 2 VRD Temp<br>(P2 VRD Hot) | 67h | Dual<br>processor<br>only | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded | Fatal | As and<br>De | - | Trig Offset | М | - | | Catastrophic Error (CATERR) | 68h | All | Processor<br>07h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Non-fatal | As and<br>De | - | Trig Offset | М | - | | CPU Missing<br>(CPU Missing) | 69h | All | Processor<br>07h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Fatal | As and<br>De | - | Trig Offset | М | - | | IOH Thermal Trip<br>(IOH Thermal Trip) | 6Ah | All | Temperature<br>01h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Fatal | As and<br>De | - | Trig Offset | М | - | Note 1: Sensor is only present on systems that have applicable redundancy (for example, a fan or power supply). # Appendix D: Platform Specific BMC Appendix **Table 87. Platform Specific BMC Features** | Y: Suppo | | Intel® Server Chassis<br>SC5650WS | Intel® Server Chassis<br>SC5600Base | |----------------------------|-------------------------------------|-----------------------------------|-------------------------------------| | N: Not S | •• | | | | Intel® W | orkstation Board S5520SC | Compatible | Compatible | | | CPU 1 Fan Sensor #31 | Υ | Υ | | Fan | CPU 2 Fan Sensor #30 | Υ | Υ | | n Ta | System Fan 1 Sensor #37 | Υ | Υ | | inso | System Fan 2 Sensor #36 | N | N | | 1 Tachometer<br>Sensors | System Fan 3 Sensor #35 | Υ | Υ | | ter | System Fan 4 Sensor #34 | N | N | | | System Fan 5 Sensor #33 | Υ | Υ | | P | System Fan 1 Presence Sensor #40 | N | N | | Fan<br>reser<br>Senso | System Fan 2 Presence Sensor #41 | N | N | | Fan<br>Presence<br>Sensors | System Fan 3 Presence Sensor #42 | N | N | | 5. (b) | System Fan 4 Presence Sensor #43 | N | N | | | Fan Domain 0 | CPU 1 Fan, CPU 2 Fan | CPU 1 Fan, CPU 2 Fan | | Fan<br>Domain | Fan Domain 1 | System Fan 5 | System Fan 5 | | nain | Fan Domain 2 | System Fan 1 | System Fan 1 | | | Fan Domain 3 | System Fan 3 | System Fan 3 | | Hot-Swa | ap HDD Backplane (HSC) Availability | Υ | Υ | ## Appendix E: POST Code Diagnostic LED Decoder During the system boot process, the BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the POST code to the POST Code Diagnostic LEDs on the back edge of the workstation board. To assist in troubleshooting a system hang during the POST process, you can use the Diagnostic LEDs to identify the last POST process executed. Each POST code is represented by eight amber Diagnostic LEDs. The POST codes are divided into two nibbles: an upper nibble and a lower nibble. The upper nibble bits are represented by Diagnostic LEDs #4, #5, #6 and #7. The lower nibble bits are represented by Diagnostics LEDs #0, #1, #2, and #3. If the bit is set in the upper and lower nibbles, the corresponding LED lights up. If the bit is clear, the corresponding LED is off. Diagnostic LED #7 is labeled "MSB" (Most Significant Bit), and Diagnostic LED #0 is labeled "LSB" (Least Significant Bit). Figure 55. Diagnostic LED Placement Diagram In the following example, the BIOS sends a value of EDh to the diagnostic LED decoder. The LEDs are decoded as follows: Upper Nibble LEDs Lower Nibble LEDs LED LED LED **LED** LED LED LED LED **LEDs** #7 #6 #5 #4 #3 #2 #1 #0 8h 4h 2h 1h 8h 4h 2h 1h ON ON ON ON ON ON OFF ON **Status** 0 1 1 1 1 1 0 1 Results Dh Eh **Table 88. POST Progress Code LED Example** 156 Upper nibble bits = 1110b = Eh; Lower nibble bits = 1101b = Dh; the two are concatenated as EDh. Find the meaning of POST Code EDh in below table – Memory Population Error: RDIMMs and UDIMMs cannot be mixed. **Table 89. POST Codes and Messages** | Progress Code | Progress Code Definition | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Multi-use Code | | | This POST Code is u | Seen at the start of Memory Reference Code (MRC) | | 0.50 | · , , | | 0xF2 | Start of the very early platform initialization code | | | Very late in POST, it is the signal that the operating system has switched to virtual memory mode | | - | des (Accompanied by a beep code) | | | ed in early POST by Memory Reference Code. Later in POST these same codes are used for other Progress Codes.<br>es are subject to change as per Memory Reference Code | | 0xE8 | No Usable Memory Error: No memory in the system, or SPD bad so no memory could be detected, or all memory failed Hardware BIST. System is halted. | | 0xEB | Memory Test Error: One or memory DIMMs/Channels failed Hardware BIST, but usable memory remains. System continues POST. | | 0xED | Population Error: RDIMMs and UDIMMs cannot be mixed in the system. | | 0xEE | Mismatch Error: more than 2 Quad Ranked DIMMS in a channel. | | | · | | Host Processor | | | 0x04 | Early processor initialization where system BSP is selected | | 0x10 | Power-on initialization of the host processor (Boot Strap Processor) | | 0x11 | Host processor cache initialization (including AP) | | 0x12 | Starting application processor initialization | | 0x13 | SMM initialization | | Chipset | | | 0x21 | Initializing a chipset component | | Memory | | | 0x22 | Reading configuration data from memory (SPD on DIMM) | | 0x23 | Detecting presence of memory | | 0x24 | Programming timing parameters in the memory controller | | 0x25 | Configuring memory parameters in the memory controller | | 0x26 | Optimizing memory controller settings | | 0x27 | Initializing memory, such as ECC init | | 0x28 | Testing memory | | | | | PCI Bus | | | 0x50 | Enumerating PCI buses | | 0x51 | Allocating resources to PCI buses | | 0x52 | Hot-plug PCI controller initialization | | 0x53-0x57 | Reserved for PCI Bus | | Progress Code | Progress Code Definition | | |-------------------|-----------------------------------------------------------------------------|--| | USB | | | | 0x58 | Resetting USB bus | | | 0x59 | Reserved for USB devices | | | | | | | ATA / ATAPI / SA | TA | | | 0x5A | Resetting SATA bus and all devices | | | 0x5B | Reserved for ATA | | | CMDUC | | | | SMBUS | Doorth's CMDUC | | | 0x5C<br>0x5D | Resetting SMBUS Reserved for SMBUS | | | UX5D | Reserved for SMBOS | | | Local Console | | | | 0x70 | Resetting the video controller (VGA) | | | 0x71 | Disabling the video controller (VGA) | | | 0x72 | Enabling the video controller (VGA) | | | | | | | Remote Console | | | | 0x78 | Resetting the console controller | | | 0x79 | Disabling the console controller | | | 0x7A | Enabling the console controller | | | Keyboard (only US | SR) | | | 0x90 | Resetting the keyboard | | | 0x91 | Disabling the keyboard | | | 0x92 | Detecting the presence of the keyboard | | | 0x93 | Enabling the keyboard | | | 0x94 | Clearing keyboard input buffer | | | 0x95 | Instructing keyboard controller to run Self Test (PS/2 only) | | | | | | | Mouse (only USB) | | | | 0x98 | Resetting the mouse | | | 0x99 | Detecting the mouse | | | 0x9A | Detecting the presence of mouse | | | 0x9B | Enabling the mouse | | | Fixed Media | | | | 0xB0 | Resetting fixed media device | | | 0xB1 | Disabling fixed media device | | | 0xB2 | Detecting the presence of a fixed media device (hard drive detection, etc.) | | | 0xB3 | Enabling/configuring a fixed media device | | | | | | | Removable Media | 1 | | | Progress Code | Progress Code Definition | | |------------------------|----------------------------------------------------------------------------|--| | 0xB8 | Resetting the removable media device | | | 0xB9 | Disabling the removable media device | | | 0xBA | Detecting the presence of a removable media device (CDROM detection, etc.) | | | 0xBC | Enabling/configuring a removable media device | | | Boot Device Select | tion | | | 0xDy | Trying boot selection y (where y = 0 to F) | | | Pre-EFI Initialization | on (PEI) Core (not accompanied by a beep code) | | | 0xE0 | Started dispatching early initialization modules (PEIM) | | | 0xE2 | Initial memory found, configured, and installed correctly | | | 0xE1,0xE3 | Reserved for initialization module use (PEIM) | | | Driver eXecution 6 | Environment (DXE) Core (not accompanied by a beep code) | | | 0xE4 | Entered EFI driver execution phase (DXE) | | | 0xE5 | Started dispatching drivers | | | 0xE6 | Started connecting drivers | | | DXF Drivers (not a | accompanied by a beep code) | | | 0xE7 | Waiting for user input | | | 0xE8 | Checking password | | | 0xE9 | Entering the BIOS Setup | | | OxEA | Flash Update | | | OxEE | Calling Int 19. One beep unless silent boot is enabled. | | | 0xEF | Unrecoverable Boot failure | | | Puntime Phase / F | FI Operating System Boot | | | 0xF4 | Entering the sleep state | | | 0xF5 | Exiting the sleep state Exiting the sleep state | | | 0xF8 | Operating system has requested EFI to close boot services | | | OXI O | ExitBootServices ( ) has been called | | | 0xF9 | Operating system has switched to virtual address mode | | | OXI 3 | SetVirtualAddressMap ( ) has been called | | | OxFA | Operating system has requested the system to reset | | | | ResetSystem () has been called | | | Dec CCI laisialiansi | no Module (DCIM) / Decouper | | | | on Module (PEIM) / Recovery | | | 0x30 | Crisis recovery has been initiated because of a user request | | | 0x31 | Crisis recovery has been initiated by software (corrupt flash) | | | 0x34 | Loading crisis recovery capsule | | | 0x35 | Handing off control to the crisis recovery capsule | | | 0x3F | Unable to complete crisis recovery | | # Appendix F: POST Error Messages and Handling Whenever possible, the BIOS outputs the current boot progress codes on the video screen. Progress codes are 32-bit quantities plus optional data. The 32-bit numbers include class, subclass, and operation information. The class and subclass fields point to the type of hardware being initialized. The operation field represents the specific initialization activity. Based on the data bit availability to display progress codes, you can customize a progress code to fit the data width. The higher the data bit, the higher the granularity of information that can be sent on the progress port. The system BIOS or option ROMs may report progress codes. The Response section in the following table is divided into three types: - No Pause: The message is displayed on the screen or on the Error Manager screen. The system continues booting in a degraded state. The user may want to replace the erroneous unit. The POST Error Pause option setting in the BIOS setup does not have any effect on this error. - Pause: The message is displayed on the Error Manager screen, and an error is logged to the SEL. The POST Error Pause option setting in the BIOS setup determines whether the system pauses to the Error Manager for this type of error so the user can take immediate corrective action or the system continues booting. - Note that for 0048 "Password check failed", the system will halt and then after the next reset/reboot, it will display the error code in the Error Manager screen. - Halt: The system halts during post at a blank screen with the text "Unrecoverable fatal error found. System will not boot until the error is resolved" and "Press <F2> to enter setup" The POST Error Pause option setting in the BIOS setup does not have any effect with this class of error. - After entering the BIOS setup, the error message displays on the Error Manager screen, and an error is logged to the SEL with the error code. The system cannot boot unless the error is resolved. The user must replace the faulty part and restart the system. | Error Code | Error Message | Response | |------------|------------------------------------------------------------------------------------|----------| | 0012 | CMOS date / time not set | Pause | | 0048 | Password check failed | Pause | | 0108 | Keyboard component encountered a locked error. | No Pause | | 0109 | Keyboard component encountered a stuck key error. | No Pause | | 0113 | Fixed Media The SAS RAID firmware can not run properly. The user should attempt to | Pause | | 0113 | reflash the firmware. | 1 6650 | | 0140 | PCI component encountered a PERR error. | Pause | | 0141 | PCI resource conflict | Pause | | 0146 | PCI out of resources error | Pause | | 0192 | Processor Ox cache size mismatch detected. | Halt | | 0193 | Processor Ox stepping mismatch. | No Pause | | 0194 | Processor Ox family mismatch detected. | Halt | | 0195 | Processor Ox Intel(R) QPI speed mismatch. | Pause | | 0196 | Processor Ox model mismatch. | Halt | | 0197 | Processor Ox speeds mismatched. | Halt | 160 | Error Code | Error Message | Response | |------------|-----------------------------------------------------------------------------|----------| | 0198 | Processor Ox family is not supported. | Halt | | 019F | Processor and chipset stepping configuration is unsupported. | Pause | | 5220 | CMOS/NVRAM Configuration Cleared | Pause | | 5221 | Passwords cleared by jumper | Pause | | 5224 | Password clear Jumper is Set. | Pause | | 8160 | Processor 01 unable to apply microcode update | Pause | | 8161 | Processor 02 unable to apply microcode update | Pause | | 8180 | Processor Ox microcode update not found. | No Pause | | 8190 | Watchdog timer failed on last boot | Pause | | 8198 | OS boot watchdog timer failure. | Pause | | 8300 | Baseboard management controller failed self-test | Pause | | 84F2 | Baseboard management controller failed to respond | Pause | | 84F3 | Baseboard management controller in update mode | Pause | | 84F4 | Sensor data record empty | Pause | | 84FF | System event log full | No Pause | | 8500 | Memory component could not be configured in the selected RAS mode. | Pause | | 8520 | DIMM_A1 failed Self Test (BIST). | Pause | | 8521 | DIMM A2 failed Self Test (BIST). | Pause | | 8522 | DIMM_B1 failed Self Test (BIST). | Pause | | 8523 | DIMM_B2 failed Self Test (BIST). | Pause | | 8524 | DIMM_C1 failed Self Test (BIST). | Pause | | 8525 | DIMM_C2 failed Self Test (BIST). | Pause | | 8526 | DIMM_D1 failed Self Test (BIST). | Pause | | 8527 | DIMM_D2 failed Self Test (BIST). | Pause | | 8528 | DIMM_E1 failed Self Test (BIST). | Pause | | 8529 | DIMM_E2 failed Self Test (BIST). | Pause | | 852A | DIMM_F1 failed Self Test (BIST). | Pause | | 852B | DIMM_F2 failed Self Test (BIST). | Pause | | 8540 | DIMM_A1 Disabled. | Pause | | 8541 | DIMM_A2 Disabled. | Pause | | 8542 | DIMM_B1 Disabled. | Pause | | 8543 | DIMM B2 Disabled. | Pause | | 8544 | DIMM_C1 Disabled. | Pause | | 8545 | DIMM_C2 Disabled. | Pause | | 8546 | DIMM D1 Disabled. | Pause | | 8547 | DIMM_D2 Disabled. | Pause | | 8548 | DIMM_E1 Disabled. | Pause | | 8549 | DIMM_E2 Disabled. | Pause | | 854A | DIMM_F1 Disabled. | Pause | | 854B | DIMM_F2 Disabled. | Pause | | 8560 | DIMM_A1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8561 | DIMM_A2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8562 | DIMM_B1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8563 | DIMM_B2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8564 | DIMM_C1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8565 | DIMM_C2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8566 | DIMM_D1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8567 | DIMM_D2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8568 | DIMM_E1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 8569 | DIMM_E2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 856A | DIMM_F1 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 856B | DIMM_F2 Component encountered a Serial Presence Detection (SPD) fail error. | Pause | | 5555 | | 1.0000 | | Error Code | Error Message | Response | |------------|--------------------------------------------------------------------------------|----------| | 85A0 | DIMM_A1 Uncorrectable ECC error encountered. | Pause | | 85A1 | DIMM A2 Uncorrectable ECC error encountered. | Pause | | 85A2 | DIMM_B1 Uncorrectable ECC error encountered. | Pause | | 85A3 | DIMM_B2 Uncorrectable ECC error encountered. | Pause | | 85A4 | DIMM_C1 Uncorrectable ECC error encountered. | Pause | | 85A5 | DIMM_C2 Uncorrectable ECC error encountered. | Pause | | 85A6 | DIMM_D1 Uncorrectable ECC error encountered. | Pause | | 85A7 | DIMM_D2 Uncorrectable ECC error encountered. | Pause | | 85A8 | DIMM_E1 Uncorrectable ECC error encountered. | Pause | | 85A9 | DIMM_E2 Uncorrectable ECC error encountered. | Pause | | 85AA | DIMM_F1 Uncorrectable ECC error encountered. | Pause | | 85AB | DIMM_F2 Uncorrectable ECC error encountered. | Pause | | 8604 | Chipset Reclaim of non critical variables complete. | No Pause | | 9000 | Unspecified processor component has encountered a non specific error. | Pause | | 9223 | Keyboard component was not detected. | No Pause | | 9226 | Keyboard component encountered a controller error. | No Pause | | 9243 | Mouse component was not detected. | No Pause | | 9246 | Mouse component encountered a controller error. | No Pause | | 9266 | Local Console component encountered a controller error. | No Pause | | 9268 | Local Console component encountered an output error. | No Pause | | 9269 | Local Console component encountered a resource conflict error. | No Pause | | 9286 | Remote Console component encountered a controller error. | No Pause | | 9287 | Remote Console component encountered an input error. | No Pause | | 9288 | Remote Console component encountered an output error. | No Pause | | 92A3 | Serial port component was not detected | Pause | | 92A9 | Serial port component encountered a resource conflict error | Pause | | 92C6 | Serial Port controller error | No Pause | | 92C7 | Serial Port component encountered an input error. | No Pause | | 92C8 | Serial Port component encountered an output error. | No Pause | | 94C6 | LPC component encountered a controller error. | No Pause | | 94C9 | LPC component encountered a resource conflict error. | Pause | | 9506 | ATA/ATPI component encountered a controller error. | No Pause | | 95A6 | PCI component encountered a controller error. | No Pause | | 95A7 | PCI component encountered a read error. | No Pause | | 95A8 | PCI component encountered a write error. | No Pause | | 9609 | Unspecified software component encountered a start error. | No Pause | | 9641 | PEI Core component encountered a load error. | No Pause | | 9667 | PEI module component encountered a illegal software state error. | Halt | | 9687 | DXE core component encountered a illegal software state error. | Halt | | 96A7 | DXE boot services driver component encountered a illegal software state error. | Halt | | 96AB | DXE boot services driver component encountered invalid configuration. | No Pause | | 96E7 | SMM driver component encountered a illegal software state error. | Halt | | 0xA000 | TPM device not detected. | No Pause | | 0xA001 | TPM device missing or not responding. | No Pause | | 0xA002 | TPM device failure. | No Pause | | 0xA003 | TPM device failed self test. | No Pause | | 0xA022 | Processor component encountered a mismatch error. | Pause | | 0xA027 | Processor component encountered a low voltage error. | No Pause | | 0xA028 | Processor component encountered a high voltage error. | No Pause | | 0xA421 | PCI component encountered a SERR error. | Halt | | 0xA500 | ATA/ATPI ATA bus SMART not supported. | No Pause | | 0xA501 | ATA/ATPI ATA SMART is disabled. | No Pause | 162 | Error Code | Error Message | Response | |------------|-------------------------------------------------------------------------------------|----------| | 0xA5A0 | PCI Express component encountered a PERR error. No Pause | | | 0xA5A1 | PCI Express component encountered a SERR error. | Halt | | 0xA5A4 | PCI Express IBIST error. | Pause | | 0xA6A0 | DXE boot services driver Not enough memory available to shadow a legacy option ROM. | No Pause | | 0xB6A3 | DXE boot services driver Unrecognized. | Pause | ## **POST Error Beep Codes** The following table lists the POST error beep codes. Prior to system video initialization, the BIOS uses these beep codes to inform users of error conditions. The beep code is followed by a user-visible code on the POST Progress LEDs. **Table 91. POST Error Beep Codes** | Beeps | Error Message | POST Progress Code | Description | |-------|---------------|--------------------|-------------------------------------------------------------------------| | 3 | Метогу еггог | Multiple | System halted because a fatal error related to the memory was detected. | The BMC may generate beep codes upon detection of failure conditions. Beep codes are sounded each time the problem is discovered, such as on each power-up attempt but are not sounded continuously. Each digit in the code is represented by a sequence of beeps whose count is equal to the digit. Table 92. BMC Beep Codes | Code | Reason for Beep | Associated Sensors | |---------|---------------------------------------------------------------|-----------------------------------------------------------------------------| | 1-5-2-1 | CPU: Empty slot / Population error | CPU sockets are populated incorrectly – CPU1 must be populated before CPU2. | | 1-5-4-2 | Power fault: DC power unexpectedly lost (power good dropout). | Power unit – power unit failure offset. | | 1-5-4-4 | Power control fault (power good assertion timeout). | Power unit – soft power control failure offset. | Revision 1.1 Intel order number: E39530-005 # Appendix G: Installation Guidelines #### 1. Drivers for Sun Solaris\* 10 U5 (05/08) Device Description Chipset No driver required under Sun Solaris\* Enhanced SATA mode (Onboard SATA) No driver required under Sun Solaris\* AHCI (Onboard SATA) No driver required under Sun Solaris\* Onboard NIC (Intel\* 82575EB) No driver required under Sun Solaris\* AXX4SASMOD (Native SAS pass through mode) No driver required under Sun Solaris\* AXXROMBSASMR Driver is available from: http://support.intel.com/support/motherboards/server/S5520SC/ ESRTII (Onboard SATA, AXX4SASMOD) Not currently supported under Sun Solaris\* Onboard Video (ServerEngines\*) No driver required under Sun Solaris\* Onboard Audio (Realtek\* ALC889) Not currently supported under Sun Solaris\* Onboard 1394 (TI\* TSB43AB22A) Not currently supported under Sun Solaris\* Onboard TPM Not currently supported under Sun Solaris\* Not currently supported under Sun Solaris\* Not currently supported under Sun Solaris\* #### 2. Sun Solaris\* 10 U5 (05/08) hangs during early boot when EHCI-2 is enabled **Description** Sun Solaris\* 10 U5 may hang during early boot in the Intel® Workstation Board S5520SC when USB 2.0 is Enabled Guideline Disable "USB 2.0 Controller" option in BIOS Setup Menu, or follow the instructions listed at the following website in order to accomplish this http://bugs.opensolaris.org/view\_bug.do?bug\_id=6681221 #### 3. Sun Solaris\* 10 U5 (05/08) may fail to boot into graphics display Description Sun Solaris\* 10 U5 may fail to boot into graphics display with Intel\* Workstation Board S5520SC onboard video controller **Guideline** Edit the script /usr/bin/X11/Xserver and modify arguments as following in order to accomplish graphics display. SERVERARGS="-depth 16 -fbbpp 16" # 4. System may experience high power consumption under Microsoft Windows\* Server 2003 when the processor is idle **Description** Intel® Workstation Board S5520SC based system may experience high power consumption under Microsoft Windows\* Server 2003 when the processor is idle and there is a discontinuity in the C-states **Guideline** Follow the instructions listed at the following website to apply the hot fix only to systems that are experience this problem. http://support.microsoft.com/kb/941838 # 5. System may experience high power consumption under Microsoft Windows\* XP Service Pack 2 when the processor is idle **Description** Intel® Workstation Board S5520SC based system may experience high power consumption under Microsoft Windows\* XP Service Pack 2 when the processor is idle and there is a discontinuity in the C-states **Guideline** Follow the instructions listed at the following website to apply the hot fix only to systems that are experience this problem. http://support.microsoft.com/kb/941837 # Glossary | Term | Definition | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACPI | Advanced Configuration and Power Interface | | ADC | Analogue to Digital Converter | | AHCI | Advanced Host Controller Interface | | AMT | Active Management Technology | | AP | Application Processor | | APIC | Advanced Programmable Interrupt Control | | ARP | Address Resolution Protocol | | ASIC | Application Specific Integrated Circuit | | ATS | Address Translation Technology | | BBS | BIOS Boot Specification | | BEV | Boot Entry Vector | | BIOS | Basic Input / Output System | | BIST | Built-in Self Test | | BMC | Baseboard Management Controller | | bpp | Bits per pixel | | bps | bit per second | | BSP | Boot Strap Processor | | Byte | 8-bit quantity | | CL | Controller Link | | CLTT | Closed-Loop Thermal Throttling | | CMOS | In terms of this specification, this describes the PC-AT compatible region of battery-backed 128 bytes of memory, which normally resides on the server/workstation board. | | CRC | Critical Redundancy Check | | DCA | Direct Cache Access | | DAC | Digital to Analogue Converter | | DDR3 | Double Data Rate 3 | | DHCP | Dynamic Host Configuration Protocol | | DIMM | Dual in-line memory module | | DMA | Direct Memory Access | | DPC | Direct Platform Control | | DXE | Driver eXecution Environment | | ECC | Error Correction Code | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | EFUP | Environment Friendly Usage Period | | EHCI | Enhanced Host Controller Interface | | EIST | Enhanced Intel SpeedStep® Technology | | EMC | Electromagnetic Compatibility | | EMP | Emergency Management Port | | EPS | External Product Specification | | ESI | Enterprise South Bridge Interface | | EVRD | Enterprise Voltage Regulator-Down | | Term | Definition | |------------------|-------------------------------------------| | FMB | Flexible Mother Board | | FRB | Fault Resilient Boot | | FRU | Field Replaceable Unit | | FW | Firmware | | FWH | Firmware Hub | | GB | 1024 MB | | GPA | Guest Physical Address | | GPIO | General Purpose I/O | | HPA | Host Physical Address | | HSC | Hot-Swap Controller | | HT | Hyper-Threading | | Hz | Hertz (1 cycle / second) | | I <sup>2</sup> C | Inter-Integrated Circuit Bus | | IA | Intel® Architecture | | ICH | I/O Controller Hub | | ILM | Independent Loading Mechanism | | IMC | Integrated Memory Controller | | INTR | Interrupt | | IOH | I/O HUB | | IPMB | Intelligent Platform Management Bus | | IPMI | Intelligent Platform Management Interface | | IRQ | Interrupt request | | ITE | Information Technology Equipment | | JBOD | Just Bunch of Disks | | JRE | Java Runtime Environment | | KB | 1024 bytes | | KVM | Keyboard, Video, and Mouse | | LAN | Local Area Network | | LCD | Liquid Crystal Display | | LDAP | Local Directory Authentication Protocol | | LED | Light Emitting Diode | | LPC | Low-Pin Count | | LSB | Least Significant Bit | | LUN | Logical Unit Number | | MAC | Media Access Control | | MB | 1024 KB | | ME | Manageability Engine | | MMU | Memory Management Unit | | MRC | Memory Reference Code | | ms | Milliseconds | | MSB | Most Significant Bit | | MTBF | Mean Time Between Failures | | Mux | Multiplexer | | Term | Definition | |---------|------------------------------------------------------------------------------------| | NIC | Network Interface Controller | | Nm | Nanometer | | NMI | Non-maskable Interrupt | | NUMA | Non-Uniform Memory Access | | NVSRAM | Non-volatile Static Random Access Memory | | OEM | Original Equipment Manufacturer | | Ohm | Unit of electrical resistance | | OLTT | Open-Loop Thermal Throttling | | PAE | Physical Address Extension | | PCB | Print Circuit Board | | PCI | Peripheral Component Interconnect | | PECI | Platform Environment Control Interface | | PEF | Platform Event Filtering | | PEP | Platform Event Paging | | PMBus | Power Management Bus | | PMI | Platform Management Interrupt | | POST | Power-on Self Test | | PWM | Pulse-Width Modulation | | QPI | QuickPath Interconnect | | RAID | Redundant Array of Independent Disks | | RAS | Reliability, Availability, and Serviceability | | RASUM | Reliability, Availability, Serviceability, Usability, and Manageability | | RDIMM | Registered Dual In-Line Memory Module | | RISC | Reduced Instruction Set Computing | | RMII | Reduced Media Independent Interface | | ROM | Read Only Memory | | RTC | Real-Time Clock (Component of ICH peripheral chip on the server/workstation board) | | SAS | Serial Attached SCSI | | SATA | Serial ATA | | SDR | Sensor Data Record | | SEEPROM | Serial Electrically Erasable Programmable Read-Only Memory | | SEL | System Event Log | | SES | SCSI Enclosure Services | | SGPI0 | Serial General Purpose Input / Output | | SMBus | System Management Bus | | SMI | Server Management Interrupt (SMI is the highest priority nonmaskable interrupt) | | SMS | Server Management Software | | SNMP | Simple Network Management Protocol | | SOL | Serial Over LAN | | SPD | Serial Presence Detect | | S/PDIF | Sony*/Philips* Digital Interconnect Format | | SPI | Serial Peripheral Interface | | SPS | Server Platform Service | | Term | Definition | |--------|-----------------------------------------------| | SSD | Solid State Drive | | TBD | To Be Determined | | TDP | Thermal Design Power | | TIM | Thermal Interface Material | | TPS | Technical Product Specification | | UART | Universal Asynchronous Receiver / Transmitter | | UDIMM | Unbuffered Dual In-Line Memory Module | | UDP | User Datagram Protocol | | UHCI | Universal Host Controller Interface | | URS | Unified Retention System | | USB | Universal Serial Bus | | UTC | Universal time coordinate | | VGA | Video Graphic Array | | VID | Voltage Identification | | VLSI | Very-large-scale integration | | VRD | Voltage Regulator Down | | VT | Virtualization Technology | | VT-d | Virtualization Technology for Directed I/O | | Word | 16-bit quantity | | WS-MAN | Web Service for Management | | XD bit | Execute Disable Bit | # Reference Documents Refer to the following documents for additional information: Intel<sup>®</sup> Workstation Board S5520SC Specification Update